## PSoC® 4: PSoC 4100\_BLE Family Datasheet # Programmable System-on-Chip (PSoC®) ### **General Description** PSoC<sup>®</sup> 4 is a scalable and reconfigurable platform architecture for a family of programmable embedded system controllers with an Arm<sup>®</sup> Cortex<sup>®</sup>-M0 CPU. It combines programmable and reconfigurable analog and digital blocks with flexible automatic routing. The PSoC 4100\_BLE product family, based on this platform, is a combination of a microcontroller with an integrated Bluetooth Low Energy (BLE), also known as Bluetooth Smart, radio and subsystem (BLESS), compliant with Bluetooth 4.2 specifications. The other features include digital programmable logic, high-performance analog-to-digital conversion (ADC), opamps with comparator mode, and standard communication and timing peripherals. The PSoC 4100\_BLE products will be fully upward compatible with members of the PSoC 4 platform for new applications and design needs. The programmable analog and digital subsystems allow flexibility and in-field tuning of the design. #### **Features** #### 32-bit MCU Subsystem - 24-MHz Arm Cortex-M0 CPU with single-cycle multiply - Up to 256 KB of flash with Read Accelerator - Up to 32 KB of SRAM #### **BLE Radio and Subsystem** - 2.4-GHz RF transceiver with BLE 4.2 support and 50-Ω antenna drive - Digital PHY - Link Layer engine supporting master and slave modes - RF output power: -18 dBm to +3 dBm - RX sensitivity: –89 dBm - RX current: 16.4 mA - TX current: 15.6 mA at 0 dBm - Received Signal Strength Indication (RSSI): 1-dB resolution #### **Programmable Analog** - Two opamps with reconfigurable high-drive external and high-bandwidth internal drive, comparator modes, and ADC input buffering capability; can operate in Deep-Sleep mode. - 12-bit, 806 ksps SAR ADC with differential and single-ended modes; channel sequencer with signal averaging - Two current DACs (IDACs) for general-purpose or capacitive sensing applications on any pin - Two low-power comparators that operate in Deep-Sleep mode #### **Power Management** - Active mode: 1.7 mA at 3-MHz flash program execution - Deep-Sleep mode: 1.3 µA with watch crystal oscillator (WCO) on - Hibernate mode: 150 nA with RAM retention - Stop mode: 60 nA #### **Capacitive Sensing** - Cypress CapSense Sigma-Delta (CSD) provides best-in-class SNR (> 5:1) and liquid tolerance - Cypress-supplied software component makes capacitive-sensing design easy - Automatic hardware-tuning algorithm (SmartSense™) #### Segment LCD Drive - LCD drive supported on all pins (common or segment) - Operates in Deep-Sleep mode with four bits per pin memory #### **Serial Communication** Two independent runtime reconfigurable serial communication blocks (SCBs) with reconfigurable I<sup>2</sup>C, SPI, or UART functionality #### **Timing and Pulse-Width Modulation** - Four 16-bit timer, counter, pulse-width modulator (TCPWM) blocks - Center-aligned, Edge, and Pseudo-random modes - Comparator-based triggering of Kill signals for motor drive and other high-reliability digital logic applications #### **Up to 36 Programmable GPIOs** - 7 mm × 7 mm 56-pin QFN package - 3.51 mm × 3.91 mm 68-ball CSP package - Any GPIO pin can be CapSense, LCD, analog, or digital - Two overvoltage-tolerant (OVT) pins; drive modes, strengths, and slew rates are programmable #### PSoC Creator™ Design Environment - Integrated design environment (IDE) provides schematic design entry and build (with analog and digital automatic routing) - API components for all fixed-function and programmable peripherals #### **Industry-Standard Tool Compatibility** After schematic entry, development can be done with Arm-based industry-standard development tools Cypress Semiconductor Corporation Document Number: 002-23052 Rev. \*\* 198 Champion Court San Jose, CA 95134-1709 • 408-943-2600 Revised February 22, 2018 #### More Information Cypress provides a wealth of data at <a href="http://www.cypress.com">http://www.cypress.com</a> to help you to select the right PSoC device for your design, and to help you to quickly and effectively integrate the device into your design. For a comprehensive list of resources, see the introduction page for Bluetooth® Low Energy (BLE) Products. Following is an abbreviated list for PSoC 4 BLE: - Overview: PSoC Portfolio, PSoC Roadmap - Product Selectors: PSoC 1, PSoC 3, PSoC 4, PSoC 4 BLE, PSoC 5LP. In addition, PSoC Creator includes a device selection tool. - Application Notes: Cypress offers a large number of PSoC application notes covering a broad range of topics, from basic to advanced level. Recommended application notes for getting started with PSoC 4 BLE are: - □ AN91267: Getting Started with PSoC 4 BLE - □ AN91184: PSoC 4 BLE Designing BLE Applications - □ AN91162: Creating a BLE Custom Profile - AN97060: PSoC 4 BLE and PRoC BLE Over-The-Air (OTA) Device Firmware Upgrade (DFU) Guide - □ AN91445: Antenna Design and RF Layout Guidelines - □ AN96841: Getting Started With EZ-BLE Module - □ AN85951: PSoC 4 CapSense Design Guide - □ AN95089: PSoC 4/PRoC BLE Crystal Oscillator Selection and Tuning Techniques - □ AN92584: Designing for Low Power and Estimating Battery Life for BLE Applications - Technical Reference Manual (TRM) is in two documents: - Architecture TRM details each PSoC 4 BLE functional block. - □ Registers TRM describes each of the PSoC 4 registers. - Development Kits: - CY8CKIT-042-BLE-A Pioneer Kit, is a flexible, Arduino-compatible, BLE development kit for PSoC 4 BLE. - CY8CKIT-142, PSoC 4 BLE Module, features a PSoC 4 BLE device, two crystals for the antenna matching network, a PCB antenna, and other passives, while providing access to all GPIOs of the device. - CY8CKIT-143, PSoC 4 BLE 256 KB Module, features a PSoC 4 BLE 256 KB device, two crystals for the antenna matching network, a PCB antenna, and other passives, while providing access to all GPIOs of the device. The MiniProg3 device provides an interface for flash programming and debug. ### **PSoC Creator** PSoC Creator is a free Windows-based Integrated Design Environment (IDE). It enables concurrent hardware and firmware design of PSoC 3, PSoC 4, and PSoC 5LP based systems. Create designs using classic, familiar schematic capture supported by over 100 pre-verified, production-ready PSoC Components; see the list of component datasheets. With PSoC Creator, you can: - Drag and drop component icons to build your hardware system design in the main design workspace - Codesign your application firmware with the PSoC hardware, using the PSoC Creator IDE C compiler - 3. Configure components using the configuration tools - 4. Explore the library of 100+ components - 5. Review component datasheets Figure 1. Multiple-Sensor Example Project in PSoC Creator ## PSoC® 4: PSoC 4100\_BLE Family Datasheet ### **Contents** | Functional Definition | 5 | |-------------------------------------|----| | CPU and Memory Subsystem | 5 | | System Resources | 5 | | Bluetooth Smart Radio and Subsystem | 6 | | Analog Blocks | 7 | | Fixed-Function Digital | 8 | | GPIO | 8 | | Special-Function Peripherals | 9 | | Pinouts 1 | 10 | | Power 1 | 15 | | Development Support 1 | 16 | | Documentation 1 | 16 | | Online 1 | 16 | | Tools | 16 | | Electrical Specifications 1 | 17 | | Absolute Maximum Ratings 1 | 17 | | Device Level Specifications | 17 | | Analog Peripherals | 22 | | Digital Peripherals | | | Memory | 30 | |-----------------------------------------|----| | System Resources | 30 | | Ordering Information | 37 | | Part Numbering Conventions | 38 | | Packaging | 39 | | WLCSP Compatibility | 41 | | Acronyms | | | Document Conventions | 47 | | Units of Measure | 47 | | Revision History | 48 | | Sales, Solutions, and Legal Information | 49 | | Worldwide Sales and Design Support | 49 | | Products | 49 | | PSoC® Solutions | 49 | | Cypress Developer Community | 49 | | Technical Support | | Figure 2. Block Diagram The PSoC 4100\_BLE devices include extensive support for programming, testing, debugging, and tracing both hardware and firmware. The Arm SWD interface supports all programming and debug features of the device. Complete debug-on-chip functionality enables full-device debugging in the final system using the standard production device. It does not require special interfaces, debugging pods, simulators, or emulators. Only the standard programming connections are required to fully support debugging. The PSoC Creator IDE provides fully integrated programming and debugging support for the PSoC 4100\_BLE devices. The SWD interface is fully compatible with industry-standard third-party tools. With the ability to disable debug features, very robust flash protection, and allowing customer-proprietary functionality to be implemented in on-chip programmable blocks, the PSoC 4100\_BLE family provides a level of security not possible with multi-chip application solutions or with microcontrollers. Debug circuits are enabled by default and can only be disabled in firmware. If not enabled, the only way to re-enable them is to erase the entire device, clear flash protection, and reprogram the device with the new firmware that enables debugging. Additionally, all device interfaces can be permanently disabled (device security) for applications concerned about phishing attacks due to a maliciously reprogrammed device or attempts to defeat security by starting and interrupting flash programming sequences. Because all programming, debug, and test interfaces are disabled when maximum device security is enabled, PSoC 4100\_BLE with device security enabled may not be returned for failure analysis. This is a trade-off the PSoC 4100 BLE allows the customer to make. #### **Functional Definition** #### **CPU and Memory Subsystem** CPU The Cortex-M0 CPU in the PSoC 4100\_BLE is part of the 32-bit MCU subsystem, which is optimized for low-power operation with extensive clock gating. It mostly uses 16-bit instructions and executes a subset of the Thumb-2 instruction set. This enables fully compatible binary upward migration of the code to higher-performance processors such as Cortex-M3 and M4. The Cypress implementation includes a hardware multiplier that provides a 32-bit result in one cycle. It includes a nested vectored interrupt controller (NVIC) block with 32 interrupt inputs and a wakeup interrupt controller (WIC). The WIC can wake the processor up from the Deep-Sleep mode, allowing power to the main processor to be switched off when the chip is in the Deep-Sleep mode. The Cortex-M0 CPU provides a nonmaskable interrupt (NMI) input, which is made available to the user when it is not in use for system functions requested by the user. The CPU also includes an SWD interface, which is a 2-wire form of JTAG; the debug configuration used for PSoC 4100\_BLE has four break-point (address) comparators and two watchpoint (data) comparators. #### Flash The PSoC 4100\_BLE device has a 128/256-KB flash module with a flash accelerator, tightly coupled to the CPU to improve average access times from the flash block. The flash block is designed to deliver with 0 WS access time at 24 MHz. The flash accelerator delivers 85% of single-cycle SRAM access performance on average. Part of the flash module can be used to emulate EEPROM operation if required. During flash erase and programming operations (the maximum erase and program time is 20 ms per row), the Internal Main Oscillator (IMO) will be set to 48 MHz for the duration of the operation. This also applies to the emulated EEPROM. System design must take this into account because peripherals operating from different IMO frequencies will be affected. If it is critical that peripherals continue to operate with no change during flash programming, always set the IMO to 48 MHz and derive peripheral clocks by dividing down from this frequency #### **SRAM** SRAM memory is retained during Hibernate. #### SROM The 8-KB supervisory ROM contains a library of executable functions for flash programming. These functions are accessed through supervisory calls (SVC) and enable in-system programming of the flash memory. #### System Resources #### Power System The power system is described in detail in the "Power" section on page 15. It provides an assurance that the voltage levels are as required for the respective modes, and can either delay the mode entry (on power-on reset (POR), for example) until voltage levels are as required or generate resets (brownout detect (BOD)) or interrupts when the power supply reaches a particular programmable level between 1.8 V and 4.5 V (low-voltage detect (LVD)). PSoC 4100\_BLE operates with a single external supply (1.71 V to 5.5 V without radio and 1.9 V to 5.5 V with radio). The device has five different power modes; transitions between these modes are managed by the power system. PSoC 4100\_BLE provides Sleep, Deep-Sleep, Hibernate, and Stop low-power modes. Refer to the *Technical Reference Manual* for more details. #### Clock System The PSoC 4100\_BLE clock system is responsible for providing clocks to all subsystems that require clocks and for switching between different clock sources without glitching. In addition, the clock system ensures that no metastable conditions occur. The clock system for PSoC 4100\_BLE consists of the internal main oscillator (IMO), the internal low-speed oscillator (ILO), the 24-MHz external crystal oscillator (ECO) and the 32-kHz watch crystal oscillator (WCO). In addition, an external clock may be supplied from a pin. #### IMO Clock Source The IMO is the primary source of internal clocking in PSoC 4100\_BLE. It is trimmed during testing to achieve the specified accuracy. Trim values are stored in nonvolatile latches (NVL). Additional trim settings from flash can be used to compensate for changes. The IMO default frequency is 24 MHz and it can be adjusted between 3 MHz to 48 MHz in steps of 1 MHz. The IMO tolerance with Cypress-provided calibration settings is ±2%. #### ILO Clock Source The ILO is a very-low-power oscillator, which is primarily used to generate clocks for the peripheral operation in the Deep-Sleep mode. ILO-driven counters can be calibrated to the IMO to improve accuracy. Cypress provides a software component which does the calibration. #### External Crystal Oscillator (ECO) The ECO is used as the active clock for the BLESS to meet the ±50-ppm clock accuracy of the Bluetooth 4.2 Specification. PSoC 4100\_BLE includes a tunable load capacitor to tune the crystal-clock frequency by measuring the actual clock frequency. The high-accuracy ECO clock can also be used as a system clock #### Watch Crystal Oscillator (WCO) The WCO is used as the sleep clock for the BLESS to meet the $\pm 500$ -ppm clock accuracy of the Bluetooth 4.2 Specification. The sleep clock provides an accurate sleep timing and enables wakeup at the specified advertisement and connection intervals. The WCO output can be used to realize the real-time clock (RTC) function in firmware. ### Watchdog Timer A watchdog timer is implemented in the clock block running from the ILO or from the WCO; this allows the watchdog operation during Deep-Sleep and generates a watchdog reset if not serviced before the timeout occurs. The watchdog reset is recorded in the Reset Cause register. With the WCO and firmware, an accurate real-time clock (within the bounds of the 32-kHz crystal accuracy) can be realized. Figure 3. PSoC 4100\_BLE MCU Clocking Architecture The HFCLK signal can be divided down (see Figure 3) to generate synchronous clocks for the UDBs, and the analog and digital peripherals. There are a total of 12 clock dividers for PSoC 4100\_BLE: ten with 16-bit divide capability and two with 16.5-bit divide capability. This allows the generation of 16 divided clock signals, which can be used by peripheral blocks. The analog clock leads the digital clocks to allow analog events to occur before the digital clock-related noise is generated. The 16-bit and 16.5-bit dividers allow a lot of flexibility in generating fine-grained frequency values and are fully supported in PSoC Creator. #### Reset PSoC 4100\_BLE can be reset from a variety of sources including a software reset. Reset events are asynchronous and guarantee reversion to a known state. The reset cause is recorded in a register, which is sticky through resets and allows the software to determine the cause of the reset. An XRES pin is reserved for an external reset to avoid complications with the configuration and multiple pin functions during power-on or reconfiguration. The XRES pin has an internal pull-up resistor that is always enabled. #### Voltage Reference The PSoC 4100\_BLE reference system generates all internally required references. A one-percent voltage reference spec is provided for the 12-bit ADC. To allow better signal-to-noise ratios (SNR) and better absolute accuracy, it is possible to bypass the internal reference using a REF pin or use an external reference for the SAR. Refer to Table 19, "SAR ADC AC Specifications," on page 25 for details. #### **Bluetooth Smart Radio and Subsystem** PSoC 4100\_BLE incorporates a Bluetooth Smart subsystem that contains the Physical Layer (PHY) and Link Layer (LL) engines with an embedded AES-128 security engine. The physical layer consists of the digital PHY and the RF transceiver that transmits and receives GFSK packets at 1 Mbps over a 2.4-GHz ISM band, which is compliant with Bluetooth Smart Bluetooth Specification 4.2. The baseband controller is a composite hardware and firmware implementation that supports both master and slave modes. Key protocol elements, such as HCl and link control, are implemented in firmware. Time-critical functional blocks, such as encryption, CRC, data whitening, and access code correlation, are implemented in hardware (in the LL engine). The RF transceiver contains an integrated balun, which provides a single-ended RF port pin to drive a 50- $\Omega$ antenna via a matching/filtering network. In the receive direction, this block converts the RF signal from the antenna to a digital bit stream after performing GFSK demodulation. In the transmit direction, this block performs GFSK modulation and then converts a digital baseband signal to a radio frequency before transmitting it to air through the antenna. The Bluetooth Smart Radio and Subsystem (BLESS) requires a 1.9-V minimum supply (the range varies from 1.9 V to 5.5 V). Key features of BLESS are as follows: - Master and slave single-mode protocol stack with logical link control and adaptation protocol (L2CAP), attribute (ATT), and security manager (SM) protocols - API access to generic attribute profile (GATT), generic access profile (GAP), and L2CAP - L2CAP connection-oriented channel - GAP features - □ Broadcaster, Observer, Peripheral, and Central roles - □ Security mode 1: Level 1, 2, 3, and 4 - ☐ Security mode 2: Level 1 and 2 - □ User-defined advertising data - □ Multiple bond support - GATT features - ☐ GATT client and server - Supports GATT sub-procedures - □ 32-bit universally unique identifier (UUID) - Security Manager (SM) - □ Pairing methods: Just works, Passkey Entry, Out of Band and Numeric Comparison - Authenticated man-in-the-middle (MITM) protection and data signing - □ LE Secure Connections (Bluetooth 4.2 feature) - Link Layer (LL) - □ Master and Slave roles - □ 128-bit AES engine - □ Encryption - Low-duty cycle advertising - □ LE Ping - □ LE Data Packet Length Extension (Bluetooth 4.2 feature) - Link Layer Privacy (with extended scanning filter policy, Bluetooth 4.2 feature) - Supports all SIG-adopted BLE profiles #### **Analog Blocks** #### 12-bit SAR ADC The 12-bit, 806 ksps SAR ADC can operate at a maximum clock rate of 14.508 MHz and requires a minimum of 18 clocks at that frequency to do a 12-bit conversion. The block functionality is augmented for the user by adding a reference buffer to it (trimmable to $\pm 1\%$ ) and by providing the choice of three internal voltage references, $V_{DD}$ , $V_{DD}/2$ , and $V_{REF}$ (nominally 1.024 V), as well as an external reference through a REF pin. The sample-and-hold (S/H) aperture is programmable; it allows the gain bandwidth requirements of the amplifier driving the SAR inputs, which determine its settling time, to be relaxed if required. System performance will be 65 dB for true 12-bit precision if appropriate references are used and system noise levels permit it. To improve the performance in noisy conditions, it is possible to provide an external bypass (through a fixed pin location) for the internal reference amplifier. The SAR is connected to a fixed set of pins through an 8-input sequencer. The sequencer cycles through the selected channels autonomously (sequencer scan) and does so with zero switching overhead (that is, the aggregate sampling bandwidth is equal to 806 ksps whether it is for a single channel or distributed over several channels). The sequencer switching is effected through a state machine or through firmware-driven switching. A feature provided by the sequencer is the buffering of each channel to reduce CPU interrupt-service requirements. To accommodate signals with varying source impedances and frequencies, it is possible to have different sample times programmable for each channel. Also, the signal range specification through a pair of range registers (low- and high-range values) is implemented with a corresponding out-of-range interrupt if the digitized value exceeds the programmed range; this allows fast detection of out-of-range values without having to wait for a sequencer scan to be completed and the CPU to read the values and check for out-of-range values in software. The SAR is able to digitize the output of the on-chip temperature sensor for calibration and other temperature-dependent functions. The SAR is not available in Deep-Sleep and Hibernate modes as it requires a high-speed clock (up to 18 MHz). The SAR operating range is 1.71 V to 5.5 V. AHB System Bus and Programmable Logic Interconnect SAR Sequencer Sequencing and Control Data and Status Flags POS 8 SARADC Port 3 (8 inputs) NEG SARMUX X Eyternal Reference Reference Selection and Bypass (optional) VDDD Inputs from other Ports Figure 4. SAR ADC System Diagram #### Opamps (CTBm Block) PSoC 4100\_BLE has two opamps with comparator modes, which allow most common analog functions to be performed on-chip, eliminating external components. PGAs, voltage buffers, filters, transimpedance amplifiers, and other functions can be realized with external passives saving power, cost, and space. The on-chip opamps are designed with enough bandwidth to drive the sample-and-hold circuit of the ADC without requiring external buffering. #### Temperature Sensor PSoC 4100\_BLE has an on-chip temperature sensor. This consists of a diode, which is biased by a current source that can be disabled to save power. The temperature sensor is connected to the ADC, which digitizes the reading and produces a temperature value by using a Cypress-supplied software that includes calibration and linearization. #### Low-Power Comparators PSoC 4100\_BLE has a pair of low-power comparators, which can also operate in Deep-Sleep and Hibernate modes. This allows the analog system blocks to be disabled while retaining the ability to monitor external voltage levels during low-power modes. The comparator outputs are normally synchronized to avoid metastability unless operating in an asynchronous power mode (Hibernate) where the system wake-up circuit is activated by a comparator-switch event. #### **Fixed-Function Digital** Timer/Counter/PWM Block The timer/counter/PWM block consists of four 16-bit counters with user-programmable period length. There is a capture register to record the count value at the time of an event (which may be an I/O event), a period register which is used to either stop or auto-reload the counter when its count is equal to the period register, and compare registers to generate compare value signals which are used as PWM duty cycle outputs. The block also provides true and complementary outputs with programmable offset between them to allow the use as deadband programmable complementary PWM outputs. It also has a kill input to force outputs to a predetermined state; for example, this is used in motor-drive systems when an overcurrent state is indicated and the PWMs driving the FETs need to be shut off immediately with no time for software intervention. Serial Communication Blocks (SCB) PSoC 4100\_BLE has two SCBs, each of which can implement an I<sup>2</sup>C, UART, or SPI interface. I<sup>2</sup>C Mode: The hardware I<sup>2</sup>C block implements a full multi-master and slave interface (it is capable of multimaster arbitration). This block is capable of operating at speeds of up to 1 Mbps (Fast-Mode Plus) and has flexible buffering options to reduce the interrupt overhead and latency for the CPU. It also supports Ezl<sup>2</sup>C that creates a mailbox address range in the memory of PSoC 4100\_BLE and effectively reduces the I<sup>2</sup>C communication to reading from and writing to an array in the memory. In addition, the block supports an 8-deep FIFO for receive and transmit, which, by increasing the time given for the CPU to read the data, greatly reduces the need for clock stretching caused by the CPU not having read the data on time. The FIFO mode is available in all channels and is very useful in the absence of DMA. The $I^2C$ peripheral is compatible with $I^2C$ Standard-mode, Fast-mode, and Fast-Mode Plus devices as defined in the NXP $I^2C$ -bus specification and user manual (UM10204). The $I^2C$ bus I/O is implemented with GPIOs in open-drain modes. SCB1 is fully compliant with Standard-mode (100 kHz), Fast-mode (400 kHz), and Fast-Mode Plus (1 MHz) $\rm I^2C$ signaling specifications when routed to GPIO pins P5.0 and P5.1, except for hot swap capability during I2C active communication. The remaining GPIOs do not meet the hot-swap specification (V $_{DD}$ off; draw < 10- $\mu$ A current) for Fast mode and Fast-Mode Plus, $\rm I_{OL}$ spec (20 mA) for Fast-Mode Plus, hysteresis spec (0.05 × $\rm V_{DD}$ ) for Fast mode and Fast-Mode Plus, and minimum fall-time spec for Fast mode and Fast-Mode Plus. - GPIO cells, including P5.0 and P5.1, cannot be hot-swapped or powered up independent of the rest of the I<sup>2</sup>C system. - The GPIO pins P5.0 and P5.1 are overvoltage-tolerant but cannot be hot-swapped or powered up independent of the rest of the I<sup>2</sup>C system. - Fast-Mode Plus has an I<sub>OL</sub> specification of 20 mA at a V<sub>OL</sub> of 0.4 V. The GPIO cells can sink a maximum of 8 mA I<sub>OL</sub> with a V<sub>OL</sub> maximum of 0.6 V. ■ Fast mode and Fast-Mode Plus specify minimum Fall times, which are not met with the GPIO cell; the Slow-Strong mode can help meet this spec depending on the bus load. **UART Mode**: This is a full-feature UART operating at up to 1 Mbps. It supports automotive single-wire interface (LIN), infrared interface (IrDA), and SmartCard (ISO7816) protocols, all of which are minor variants of the basic UART protocol. In addition, it supports the 9-bit multiprocessor mode that allows the addressing of peripherals connected over common RX and TX lines. Common UART functions such as parity error, break detect, and frame error are supported. An 8-deep FIFO allows much greater CPU service latencies to be tolerated. **SPI Mode**: The SPI mode supports full Motorola SPI, TI Secure Simple Pairing (SSP) (essentially adds a start pulse that is used to synchronize SPI Codecs), and National Microwire (half-duplex form of SPI). The SPI block can use the FIFO for transmit and receive. #### **GPIO** PSoC 4100\_BLE has 36 GPIOs. The GPIO block implements the following: - Eight drive-strength modes: - ☐ Analog input mode (input and output buffers disabled) - □ Input only - □ Weak pull-up with strong pull-down - ☐ Strong pull-up with weak pull-down - □ Open drain with strong pull-down - Open drain with strong pull-up - □ Strong pull-up with strong pull-down - □ Weak pull-up with weak pull-down - Input threshold select (CMOS or LVTTL) - Pins 0 and 1 of Port 5 are overvoltage-tolerant Pins - Individual control of input and output buffer enabling/disabling in addition to drive-strength modes - Hold mode for latching the previous state (used for retaining the I/O state in Deep-Sleep and Hibernate modes) - Selectable slew rates for dV/dt-related noise control to improve The pins are organized in logical entities called ports, which are 8-bit in width. During power-on and reset, the blocks are forced to the disable state so as not to crowbar any inputs and/or cause excess turn-on current. A multiplexing network known as a high-speed I/O matrix (HSIOM) is used to multiplex between various signals that may connect to an I/O pin. Pin locations for fixed-function peripherals are also fixed to reduce internal multiplexing complexity (these signals do not go through the DSI network). DSI signals are not affected by this and any pin may be routed to any UDB through the DSI network. Data output and pin-state registers store, respectively, the values to be driven on the pins and the states of the pins themselves. Every I/O pin can generate an interrupt if so enabled and each I/O port has an interrupt request (IRQ) and interrupt service routine (ISR) vector associated with it (5 for PSoC 4100\_BLE since it has 4.5 ports). #### **Special-Function Peripherals** #### LCD Segment Drive PSoC 4100\_BLE has an LCD controller, which can drive up to four commons and up to 32 segments. It uses full digital methods to drive the LCD segments requiring no generation of internal LCD voltages. The two methods used are referred to as digital correlation and PWM. The digital correlation method modulates the frequency and levels of the common and segment signals to generate the highest RMS voltage across a segment to light it up or to keep the RMS signal zero. This method is good for STN displays but may result in reduced contrast with TN (cheaper) displays. The PWM method drives the panel with PWM signals to effectively use the capacitance of the panel to provide the integration of the modulated pulse-width to generate the desired LCD voltage. This method results in higher power consumption but can result in better results when driving TN displays. LCD operation is supported during Deep-Sleep mode, refreshing a small display buffer (four bits; one 32-bit register per port). #### CapSense CapSense is supported on all pins in PSoC 4100\_BLE through a CapSense Sigma-Delta (CSD) block that can be connected to any pin through an analog mux bus that any GPIO pin can be connected to via an Analog switch. CapSense function can thus be provided on any pin or group of pins in a system under software control. A component is provided for the CapSense block to make it easy for the user. The shield voltage can be driven on another mux bus to provide liquid-tolerance capability. Liquid tolerance is provided by driving the shield electrode in phase with the sense electrode to keep the shield capacitance from attenuating the sensed input. The CapSense block has two IDACs which can be used for general purposes if CapSense is not being used (both IDACs are available in that case) or if CapSense is used without liquid tolerance (one IDAC is available). ### **Pinouts** Table 1 shows the pin list for the PSoC 4100\_BLE device and Table 2 shows the programmable pin multiplexing. Port 2 consists of the high-speed analog inputs for the SAR mux. All pins support CSD CapSense and analog mux bus connections. Table 1. PSoC 4100\_BLE Pin List (QFN Package) | Pin | Name | Туре | Description | | | |-----|--------------|---------|----------------------------------------------|--|--| | 1 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | | | 2 | XTAL32O/P6.0 | CLOCK | 32.768-kHz crystal | | | | 3 | XTAL32I/P6.1 | CLOCK | 32.768-kHz crystal or external clock input | | | | 4 | XRES | RESET | Reset, active LOW | | | | 5 | P4.0 | GPIO | Port 4 Pin 0, lcd, csd | | | | 6 | P4.1 | GPIO | Port 4 Pin 1, lcd, csd | | | | 7 | P5.0 | GPIO | Port 5 Pin 0, lcd, csd, overvoltage-tolerant | | | | 8 | P5.1 | GPIO | Port 5 Pin 1, lcd, csd, overvoltage-tolerant | | | | 9 | VSSD | GROUND | Digital ground | | | | 10 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | 11 | GANT1 | GROUND | Antenna shielding ground | | | | 12 | ANT | ANTENNA | Antenna pin | | | | 13 | GANT2 | GROUND | Antenna shielding ground | | | | 14 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | 15 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | 16 | XTAL24I | CLOCK | 24-MHz crystal or external clock input | | | | 17 | XTAL24O | CLOCK | 24-MHz crystal | | | | 18 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | 19 | P0.0 | GPIO | Port 0 Pin 0, lcd, csd | | | | 20 | P0.1 | GPIO | Port 0 Pin 1, lcd, csd | | | | 21 | P0.2 | GPIO | Port 0 Pin 2, lcd, csd | | | | 22 | P0.3 | GPIO | Port 0 Pin 3, lcd, csd | | | | 23 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | | | 24 | P0.4 | GPIO | Port 0 Pin 4, lcd, csd | | | | 25 | P0.5 | GPIO | Port 0 Pin 5, Icd, csd | | | | 26 | P0.6 | GPIO | Port 0 Pin 6, lcd, csd | | | | 27 | P0.7 | GPIO | Port 0 Pin 7, lcd, csd | | | | 28 | P1.0 | GPIO | Port 1 Pin 0, Icd, csd | | | | 29 | P1.1 | GPIO | Port 1 Pin 1, Icd, csd | | | | 30 | P1.2 | GPIO | Port 1 Pin 2, Icd, csd | | | | 31 | P1.3 | GPIO | Port 1 Pin 3, Icd, csd | | | | 32 | P1.4 | GPIO | Port 1 Pin 4, Icd, csd | | | | 33 | P1.5 | GPIO | Port 1 Pin 5, Icd, csd | | | | 34 | P1.6 | GPIO | Port 1 Pin 6, Icd, csd | | | | 35 | P1.7 | GPIO | Port 1 Pin 7, Icd, csd | | | | 36 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | | | 37 | P2.0 | GPIO | Port 2 Pin 0, Icd, csd | | | | 38 | P2.1 | GPIO | Port 2 Pin 1, Icd, csd | | | | 39 | P2.2 | GPIO | Port 2 Pin 2, Icd, csd | | | Table 1. PSoC 4100\_BLE Pin List (QFN Package) (continued) | Pin | Name | Туре | Description | |-----|------|--------|---------------------------------------------------| | 40 | P2.3 | GPIO | Port 2 Pin 3, lcd, csd | | 41 | P2.4 | GPIO | Port 2 Pin 4, lcd, csd | | 42 | P2.5 | GPIO | Port 2 Pin 5, lcd, csd | | 43 | P2.6 | GPIO | Port 2 Pin 6, lcd, csd | | 44 | P2.7 | GPIO | Port 2 Pin 7, lcd, csd | | 45 | VREF | REF | 1.024-V reference | | 46 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | 47 | P3.0 | GPIO | Port 3 Pin 0, lcd, csd | | 48 | P3.1 | GPIO | Port 3 Pin 1, lcd, csd | | 49 | P3.2 | GPIO | Port 3 Pin 2, lcd, csd | | 50 | P3.3 | GPIO | Port 3 Pin 3, lcd, csd | | 51 | P3.4 | GPIO | Port 3 Pin 4, lcd, csd | | 52 | P3.5 | GPIO | Port 3 Pin 5, lcd, csd | | 53 | P3.6 | GPIO | Port 3 Pin 6, lcd, csd | | 54 | P3.7 | GPIO | Port 3 Pin 7, lcd, csd | | 55 | VSSA | GROUND | Analog ground | | 56 | VCCD | POWER | Regulated 1.8-V supply, connect to 1-µF capacitor | | 57 | EPAD | GROUND | Ground paddle for the QFN package | Table 2. PSoC 4100\_BLE Pin List (WLCSP Package) | Pin | Name | Туре | Pin Description | |-----|--------------|--------|---------------------------------------------------| | A1 | VREF | REF | 1.024-V reference | | A2 | VSSA | GROUND | Analog ground | | A3 | P3.3 | GPIO | Port 3 Pin 3, lcd, csd | | A4 | P3.7 | GPIO | Port 3 Pin 7, lcd, csd | | A5 | VSSD | GROUND | Digital ground | | A6 | VSSA | GROUND | Analog ground | | A7 | VCCD | POWER | Regulated 1.8-V supply, connect to 1-µF capacitor | | A8 | VDDD | POWER | 1.71-V to 5.5-V radio supply | | B1 | P2.3 | GPI | Port 2 Pin 3, lcd, csd | | B2 | VSSA | GROUND | Analog ground | | В3 | P2.7 | GPIO | Port 2 Pin 7, lcd, csd | | B4 | P3.4 | GPIO | Port 3 Pin 4, lcd, csd | | B5 | P3.5 | GPIO | Port 3 Pin 5, lcd, csd | | B6 | P3.6 | GPIO | Port 3 Pin 6, lcd, csd | | B7 | XTAL32I/P6.1 | CLOCK | 32.768-kHz crystal or external clock input | | B8 | XTAL32O/P6.0 | CLOCK | 32.768-kHz crystal | | C1 | VSSA | GROUND | Analog ground | | C2 | P2.2 | GPIO | Port 2 Pin 2, lcd, csd | | C3 | P2.6 | GPIO | Port 2 Pin 6, lcd, csd | | C4 | P3.0 | GPIO | Port 3 Pin 0, lcd, csd | | C5 | P3.1 | GPIO | Port 3 Pin 1, lcd, csd | Table 2. PSoC 4100\_BLE Pin List (WLCSP Package) (continued) | Pin | Name | Туре | Pin Description | | | |-----|---------|---------|----------------------------------------|--|--| | C6 | P3.2 | GPIO | Port 3 Pin 2, Icd, csd | | | | C7 | XRES | RESET | Reset, active LOW | | | | C8 | P4.0 | GPIO | Port 4 Pin 0, Icd, csd | | | | D1 | P1.7 | GPIO | Port 1 Pin 7, Icd, csd | | | | D2 | VDDA | POWER | 1.71-V to 5.5-V analog supply | | | | D3 | P2.0 | GPIO | Port 2 Pin 0, Icd, csd | | | | D4 | P2.1 | GPIO | Port 2 Pin 1, lcd, csd | | | | D5 | P2.5 | GPIO | Port 2 Pin 5, Icd, csd | | | | D6 | VSSD | GROUND | Digital ground | | | | D7 | P4.1 | GPIO | Port 4 Pin 1, lcd, csd | | | | D8 | P5.0 | GPIO | Port 5 Pin 0, Icd, csd | | | | E1 | P1.2 | GPIO | Port 1 Pin 2, lcd, csd | | | | E2 | P1.3 | GPIO | Port 1 Pin 3, lcd, csd | | | | E3 | P1.4 | GPIO | Port 1 Pin 4, lcd, csd | | | | E4 | P1.5 | GPIO | Port 1 Pin 5, lcd, csd | | | | E5 | P1.6 | GPIO | Port 1 Pin 6, lcd, csd | | | | E6 | P2.4 | GPIO | Port 2 Pin 4, lcd, csd | | | | E7 | P5.1 | GPIO | Port 5 Pin 1, lcd, csd | | | | E8 | VSSD | GROUND | Digital ground | | | | F1 | VSSD | GROUND | Digital ground | | | | F2 | P0.7 | GPIO | Port 0 Pin 7, Icd, csd | | | | F3 | P0.3 | GPIO | Port 0 Pin 3, lcd, csd | | | | F4 | P1.0 | GPIO | Port 1 Pin 0, lcd, csd | | | | F5 | P1.1 | GPIO | Port 1 Pin 1, lcd, csd | | | | F6 | VSSR | GROUND | Radio ground | | | | F7 | VSSR | GROUND | Radio ground | | | | F8 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | G1 | P0.6 | GPIO | Port 0 Pin 6, Icd, csd | | | | G2 | VDDD | POWER | 1.71-V to 5.5-V digital supply | | | | G3 | P0.2 | GPIO | Port 0 Pin 2, lcd, csd | | | | G4 | VSSD | GROUND | Digital ground | | | | G5 | VSSR | GROUND | Radio ground | | | | G6 | VSSR | GROUND | Radio ground | | | | G7 | GANT | GROUND | Antenna shielding ground | | | | G8 | VSSR | GROUND | Radio ground | | | | H1 | P0.5 | GPIO | Port 0 Pin 5, lcd, csd | | | | H2 | P0.1 | GPIO | Port 0 Pin 1, lcd, csd | | | | H3 | XTAL24O | CLOCK | 24-MHz crystal | | | | H4 | XTAL24I | CLOCK | 24-MHz crystal or external clock input | | | | H5 | VSSR | GROUND | Radio ground | | | | H6 | VSSR | GROUND | Radio ground | | | | H7 | ANT | ANTENNA | Antenna pin | | | | J1 | P0.4 | GPIO | Port 0 Pin 4, lcd, csd | | | Table 2. PSoC 4100\_BLE Pin List (WLCSP Package) (continued) | Pin | Name | Туре | Pin Description | | | |-----|------------|-------|-----------------------------|--|--| | J2 | P0.0 | GPIO | Port 0 Pin 0, lcd, csd | | | | J3 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | J6 | VDDR | POWER | 1.9-V to 5.5-V radio supply | | | | J7 | No Connect | - | - | | | High-speed I/O matrix (HSIOM) is a group of high-speed switches that routes GPIOs to the resources inside the device. These resources include CapSense, TCPWMs, $I^2$ C, SPI, UART, and LCD. HSIOM\_PORT\_SELx are 32-bit-wide registers that control the routing of GPIOs. Each register controls one port; four dedicated bits are assigned to each GPIO in the port. This provides up to 16 different options for GPIO routing as shown in Table 3. **Table 3. HSIOM Port Settings** | Value | Description | |-------|-------------------------------------------------------------------------------| | 0 | Firmware-controlled GPIO | | 1 | Output is firmware-controlled, but Output Enable (OE) is controlled from DSI. | | 2 | Both output and OE are controlled from DSI. | | 3 | Output is controlled from DSI, but OE is firmware-controlled. | | 4 | Pin is a CSD sense pin | | 5 | Pin is a CSD shield pin | | 6 | Pin is connected to AMUXA | | 7 | Pin is connected to AMUXB | | 8 | Pin-specific Active function #0 | | 9 | Pin-specific Active function #1 | | 10 | Pin-specific Active function #2 | | 11 | Reserved | | 12 | Pin is an LCD common pin | | 13 | Pin is an LCD segment pin | | 14 | Pin-specific Deep-Sleep function #0 | | 15 | Pin-specific Deep-Sleep function #1 | The selection of peripheral function for different GPIO pins is given in Table 4. **Table 4. Port Pin Connections** | | | Digital (HSIOM_PORT_SELx.SELy) ('x' denotes port number and 'y' denotes pin number) | | | | | | | |------|---------------|-------------------------------------------------------------------------------------|-------------|------------------|---------------------------|-----------------|------------------|--| | Name | Analog | 0 | 8 | 9 | 10 | 14 | 15 | | | | | GPIO | Active #0 | Active #1 | Active #2 | Deep-Sleep #0 | Deep-Sleep #1 | | | P0.0 | COMP0_INP | GPIO | TCPWM0_P[3] | SCB1_UART_RX[1] | | SCB1_I2C_SDA[1] | SCB1_SPI_MOSI[1] | | | P0.1 | COMP0_INN | GPIO | TCPWM0_N[3] | SCB1_UART_TX[1] | | SCB1_I2C_SCL[1] | SCB1_SPI_MISO[1] | | | P0.2 | | GPIO | TCPWM1_P[3] | SCB1_UART_RTS[1] | | COMP0_OUT[0] | SCB1_SPI_SS0[1] | | | P0.3 | | GPIO | TCPWM1_N[3] | SCB1_UART_CTS[1] | | COMP1_OUT[0] | SCB1_SPI_SCLK[1] | | | P0.4 | COMP1_INP | GPIO | TCPWM1_P[0] | SCB0_UART_RX[1] | EXT_CLK[0]/<br>ECO_OUT[0] | SCB0_I2C_SDA[1] | SCB0_SPI_MOSI[1] | | | P0.5 | COMP1_INN | GPIO | TCPWM1_N[0] | SCB0_UART_TX[1] | | SCB0_I2C_SCL[1] | SCB0_SPI_MISO[1] | | | P0.6 | | GPIO | TCPWM2_P[0] | SCB0_UART_RTS[1] | | SWDIO[0] | SCB0_SPI_SS0[1] | | | P0.7 | | GPIO | TCPWM2_N[0] | SCB0_UART_CTS[1] | | SWDCLK[0] | SCB0_SPI_SCLK[1] | | | P1.0 | CTBm1_OA0_INP | GPIO | TCPWM0_P[1] | | | COMP0_OUT[1] | WCO_OUT[2] | | | P1.1 | CTBm1_OA0_INN | GPIO | TCPWM0_N[1] | | | COMP1_OUT[1] | SCB1_SPI_SS1 | | | P1.2 | CTBm1_OA0_OUT | GPIO | TCPWM1_P[1] | | | | SCB1_SPI_SS2 | | | P1.3 | CTBm1_OA1_OUT | GPIO | TCPWM1_N[1] | | | | SCB1_SPI_SS3 | | Document Number: 002-23052 Rev. \*\* Page 13 of 49 Table 4. Port Pin Connections (continued) | | | Digital (HSIOM_PORT_SELx.SELy) ('x' denotes port number and 'y' denotes pin num | | | | | | | |--------------|---------------|---------------------------------------------------------------------------------|-------------|------------------|-----------------------|-----------------|------------------|--| | Name | Analog | 0 | 8 | 9 | 10 | 14 | 15 | | | | | GPIO | Active #0 | Active #1 | Active #2 | Deep-Sleep #0 | Deep-Sleep #1 | | | P1.4 | CTBm1_OA1_INN | GPIO | TCPWM2_P[1] | SCB0_UART_RX[0] | | SCB0_I2C_SDA[0] | SCB0_SPI_MOSI[1] | | | P1.5 | CTBm1_OA1_INP | GPIO | TCPWM2_N[1] | SCB0_UART_TX[0] | | SCB0_I2C_SCL[0] | SCB0_SPI_MISO[1] | | | P1.6 | CTBm1_OA0_INP | GPIO | TCPWM3_P[1] | SCB0_UART_RTS[0] | | | SCB0_SPI_SS0[1] | | | P1.7 | CTBm1_OA1_INP | GPIO | TCPWM3_N[1] | SCB0_UART_CTS[0] | | | SCB0_SPI_SCLK[1] | | | P2.0 | CTBm0_OA0_INP | GPIO | | | | | SCB0_SPI_SS1 | | | P2.1 | CTBm0_OA0_INN | GPIO | | | | | SCB0_SPI_SS2 | | | P2.2 | CTBm0_OA0_OUT | GPIO | | | | WAKEUP | SCB0_SPI_SS3 | | | P2.3 | CTBm0_OA1_OUT | GPIO | | | | | WCO_OUT[1] | | | P2.4 | CTBm0_OA1_INN | GPIO | | | | | | | | P2.5 | CTBm0_OA1_INP | GPIO | | | | | | | | P2.6 | CTBm0_OA0_INP | GPIO | | | | | | | | P2.7 | CTBm0_OA1_INP | GPIO | | | EXT_CLK[1]/ECO_OUT[1] | | | | | P3.0 | SARMUX_0 | GPIO | TCPWM0_P[2] | SCB0_UART_RX[2] | | SCB0_I2C_SDA[2] | | | | P3.1 | SARMUX_1 | GPIO | TCPWM0_N[2] | SCB0_UART_TX[2] | | SCB0_I2C_SCL[2] | | | | P3.2 | SARMUX_2 | GPIO | TCPWM1_P[2] | SCB0_UART_RTS[2] | | | | | | P3.3 | SARMUX_3 | GPIO | TCPWM1_N[2] | SCB0_UART_CTS[2] | | | | | | P3.4 | SARMUX_4 | GPIO | TCPWM2_P[2] | SCB1_UART_RX[2] | | SCB1_I2C_SDA[2] | | | | P3.5 | SARMUX_5 | GPIO | TCPWM2_N[2] | SCB1_UART_TX[2] | | SCB1_I2C_SCL[2] | | | | P3.6 | SARMUX_6 | GPIO | TCPWM3_P[2] | SCB1_UART_RTS[2] | | | | | | P3.7 | SARMUX_7 | GPIO | TCPWM3_N[2] | SCB1_UART_CTS[2] | | | WCO_OUT[0] | | | P4.0 | CMOD | GPIO | TCPWM0_P[0] | SCB1_UART_RTS[0] | | | SCB1_SPI_MOSI[0] | | | P4.1 | CTANK | GPIO | TCPWM0_N[0] | SCB1_UART_CTS[0] | | | SCB1_SPI_MISO[0] | | | P5.0 | | GPIO | TCPWM3_P[0] | SCB1_UART_RX[0] | EXTPA_EN | SCB1_I2C_SDA[0] | SCB1_SPI_SS0[0] | | | P5.1 | | GPIO | TCPWM3_N[0] | SCB1_UART_TX[0] | EXT_CLK[2]/ECO_OUT[2] | SCB1_I2C_SCL[0] | SCB1_SPI_SCLK[0] | | | P6.0_XTAL32O | | GPIO | | | | | | | | P6.1_XTAL32I | | GPIO | | | | | | | The possible pin connections are shown for all analog and digital peripherals (except the radio, LCD, and CSD blocks, which were shown in Table 1). A typical system application connection diagram is shown in Figure 5. Figure 5. System Application Connection Diagram #### **Power** The PSoC 4100\_BLE device can be supplied from batteries with a voltage range of 1.9 V to 5.5 V by directly connecting to the digital supply (VDDD), analog supply (VDDA), and radio supply (VDDR) pins. Internal LDOs in the device regulate the supply voltage to the required levels for different blocks. The device has one regulator for the digital circuitry and separate regulators for radio circuitry for noise isolation. Analog circuits run directly from the analog supply (VDDA) input. The device uses separate regulators for Deep-Sleep and Hibernate (lowered power supply and retention) modes to minimize the power consumption. The radio stops working below 1.9 V, but the device continues to function down to 1.71 V without RF. Note that VDDR must be supplied whenever VDDD is supplied. Bypass capacitors must be used from VDDx (x = A, D, or R) to ground. The typical practice for systems in this frequency range is to use a capacitor in the 1- $\mu$ F range in parallel with a smaller capacitor (for example, 0.1 $\mu$ F). Note that these are simply rules of thumb and that, for critical applications, the PCB layout, lead inductance, and the bypass capacitor parasitic should be simulated to design and obtain optimal bypassing. | Power Supply | Bypass Capacitors | |-----------------|----------------------------------------------------------------------| | VDDD | 0.1-μF ceramic at each pin plus bulk capacitor 1 μF to 10 μF. | | VDDA | 0.1-μF ceramic at each pin plus bulk capacitor 1 μF to 10 μF. | | VDDR | 0.1-μF ceramic at each pin plus bulk capacitor 1 μF to 10 μF. | | VCCD | 1-μF ceramic capacitor at the VCCD pin. | | VREF (optional) | The internal bandgap may be bypassed with a 1-µF to 10-µF capacitor. | ### **Development Support** The PSoC 4100\_BLE family has a rich set of documentation, development tools, and online resources to assist you during your development process. Visit www.cypress.com/go/psoc4 to find out more. #### **Documentation** A suite of documentation supports the PSoC 4100\_BLE family to ensure that you can find answers to your questions quickly. This section contains a list of some of the key documents. **Software User Guide**: A step-by-step guide for using PSoC Creator. The software user guide shows you how the PSoC Creator build process works in detail, how to use source control with PSoC Creator, and much more. **Component Datasheets**: The flexibility of PSoC allows the creation of new peripherals (Components) long after the device has gone into production. Component datasheets provide all of the information needed to select and use a particular Component, including a functional description, API documentation, example code, and AC/DC specifications. **Application Notes:** PSoC application notes discuss a particular application of PSoC in depth; examples include creating standard and custom BLE profiles. Application notes often include example projects in addition to the application note document **Technical Reference Manual**: The Technical Reference Manual (TRM) contains all the technical detail you need to use a PSoC device, including a complete description of all PSoC registers. The TRM is available in the Documentation section at www.cypress.com/psoc4. #### Online In addition to print documentation, the Cypress PSoC forums connect you with fellow PSoC users and experts in PSoC from around the world, 24 hours a day, 7 days a week. #### Tools With industry standard cores, programming, and debugging interfaces, the PSoC 4100\_BLE family is part of a development tool ecosystem. Visit us at <a href="https://www.cypress.com/go/psoccreator">www.cypress.com/go/psoccreator</a> for the latest information on the revolutionary, easy to use PSoC Creator IDE, supported third party compilers, programmers, debuggers, and development kits. ### **Electrical Specifications** #### **Absolute Maximum Ratings** Table 5. Absolute Maximum Ratings<sup>[1]</sup> | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------------|------------------------------------------------------------------------------------|---------------------|-----|----------------------|-------|----------------------------------------------| | SID1 | V <sub>DDD_ABS</sub> | Analog, digital, or radio supply relative to $V_{SS}$ ( $V_{SSD} = V_{SSA}$ ) | -0.5 | - | 6 | V | Absolute max | | SID2 | V <sub>CCD_ABS</sub> | Direct digital core voltage input relative to V <sub>SSD</sub> | -0.5 | - | 1.95 | V | Absolute max | | SID3 | V <sub>GPIO_ABS</sub> | GPIO voltage | -0.5 | _ | V <sub>DD</sub> +0.5 | V | Absolute max | | SID4 | I <sub>GPIO_ABS</sub> | Maximum current per GPIO | -25 | _ | 25 | mA | Absolute max | | SID5 | I <sub>GPIO_injection</sub> | GPIO injection current, Max for $V_{IH} > V_{DDD}$ , and Min for $V_{IL} < V_{SS}$ | -0.5 | _ | 0.5 | mA | Absolute max,<br>current injected<br>per pin | | BID57 | ESD_HBM | Electrostatic discharge human body model | 2200 <sup>[2]</sup> | - | _ | V | | | BID58 | ESD_CDM | Electrostatic discharge charged device model | 500 | _ | _ | V | | | BID61 | LU | Pin current for latch-up | -200 | 1 | 200 | mA | | #### **Device Level Specifications** All specifications are valid for −40 °C ≤ TA ≤ 105 °C, except where noted. Specifications are valid for 1.71 V to 5.5 V, except where Table 6. DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-------------|-----------------------------|-------------------------------------------------------------------------------------------------|------|-----|------|-------|---------------------------------------| | SID6 | V <sub>DD</sub> | Power supply input voltage (V <sub>DDA</sub> = V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.8 | - | 5.5 | V | With regulator enabled | | SID7 | V <sub>DD</sub> | Power supply input voltage unregulated (V <sub>DDA</sub> = V <sub>DDD</sub> = V <sub>DD</sub> ) | 1.71 | 1.8 | 1.89 | V | Internally unregulated Supply | | SID8 | $V_{DDR}$ | Radio supply voltage (Radio ON) | 1.9 | _ | 5.5 | V | | | SID8A | $V_{DDR}$ | Radio supply voltage (Radio OFF) | 1.71 | _ | 5.5 | V | | | SID9 | V <sub>CCD</sub> | Digital regulator output voltage (for core logic) | _ | 1.8 | - | V | | | SID10 | C <sub>VCCD</sub> | Digital regulator output bypass capacitor | 1 | 1.3 | 1.6 | μF | X5R ceramic or better | | Active Mode | e, V <sub>DD</sub> = 1.71 V | to 5.5 V | | • | | • | | | SID13 | I <sub>DD3</sub> | Execute from flash; CPU at 3 MHz | _ | 1.7 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID14 | I <sub>DD4</sub> | Execute from flash; CPU at 3 MHz | _ | _ | _ | mA | T = -40 C to 105 °C | | SID15 | I <sub>DD5</sub> | Execute from flash; CPU at 6 MHz | _ | 2.5 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID16 | I <sub>DD6</sub> | Execute from flash; CPU at 6 MHz | _ | _ | _ | mA | T = -40 °C to 105 °C | | SID17 | I <sub>DD7</sub> | Execute from flash; CPU at 12 MHz | _ | 4 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID18 | I <sub>DD8</sub> | Execute from flash; CPU at 12 MHz | _ | _ | _ | mA | T = -40 °C to 105 °C | Usage above the absolute maximum conditions listed in Table 5 may cause permanent damage to the device. Exposure to absolute maximum conditions for extended periods of time may affect device reliability. The maximum storage temperature is 150 °C in compliance with JEDEC Standard JESD22-A103, High Temperature Storage Life. When used below absolute maximum conditions but above normal operating conditions, the device may not operate to specification. This does not apply to the RF pins (ANT, XTALI, and XTALO). RF pins (ANT, XTALI, and XTALO) are tested for 500-V HBM. Table 6. DC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-------------|---------------------------------------|---------------------------------------|-----|------|-----|-------|----------------------------------------------| | SID19 | I <sub>DD9</sub> | Execute from flash; CPU at 24 MHz | _ | 7.1 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID20 | I <sub>DD10</sub> | Execute from flash; CPU at 24 MHz | _ | _ | _ | mA | T = -40 °C to 105 °C | | SID21 | I <sub>DD11</sub> | Execute from flash; CPU at 48 MHz | - | 13.4 | _ | mA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID22 | I <sub>DD12</sub> | Execute from flash; CPU at 48 MHz | - | _ | _ | mA | T = -40 °C to 105 °C | | Sleep Mode | , V <sub>DD</sub> = 1.8 V t | o 5.5 V | • | | | | | | SID23 | I <sub>DD13</sub> | IMO on | _ | _ | _ | mA | T = 25 °C,<br>VDD = 3.3 V, SYSCLK<br>= 3 MHz | | Sleep Mode | , V <sub>DD</sub> and V <sub>DD</sub> | <sub>R</sub> = 1.9 V to 5.5 V | | | | | | | SID24 | I <sub>DD14</sub> | ECO on | ı | | _ | mA | T = 25 °C,<br>VDD = 3.3 V, SYSCLK<br>= 3 MHz | | Deep-Sleep | Mode, $V_{DD} = 1$ | 1.8 V to 3.6 V | | | | | | | SID25 | I <sub>DD15</sub> | WDT with WCO on | _ | 1.3 | _ | μA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID26 | I <sub>DD16</sub> | WDT with WCO on | _ | _ | _ | μA | T = -40 °C to 105 °C | | Deep-Sleep | Mode, V <sub>DD</sub> = 3 | 3.6 V to 5.5 V | | | | | | | SID27 | I <sub>DD17</sub> | WDT with WCO on | _ | _ | _ | μA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | SID28 | I <sub>DD18</sub> | WDT with WCO on | _ | _ | _ | μA | T = -40 °C to 105 °C | | Deep-Sleep | Mode, V <sub>DD</sub> = 1 | 1.71 V to 1.89 V (Regulator Bypassed) | • | | | | | | SID29 | I <sub>DD19</sub> | WDT with WCO on | _ | _ | _ | μA | T = 25 °C | | SID30 | I <sub>DD20</sub> | WDT with WCO on | _ | _ | _ | μA | T = -40 °C to 105 °C | | Deep-Sleep | Mode, V <sub>DD</sub> = 2 | 2.5 V to 3.6 V | | | | | | | SID31 | I <sub>DD21</sub> | Opamp on | _ | _ | _ | μA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID32 | I <sub>DD22</sub> | Opamp on | - | _ | _ | μA | T = -40 °C to 105 °C | | Deep-Sleep | Mode, V <sub>DD</sub> = 3 | 3.6 V to 5.5 V | • | | | | | | SID33 | I <sub>DD23</sub> | Opamp on | _ | _ | _ | μA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | SID34 | I <sub>DD24</sub> | Opamp on | - | _ | _ | μA | T = -40 °C to 105 °C | | Hibernate M | ode, V <sub>DD</sub> = 1.8 | 3 V to 3.6 V | | | • | | 1 | | SID37 | I <sub>DD27</sub> | GPIO and reset active | _ | 150 | _ | nA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID38 | I <sub>DD28</sub> | GPIO and reset active | _ | _ | _ | nA | T = -40 °C to 105 °C | | Hibernate M | ode, V <sub>DD</sub> = 3.6 | 6 V to 5.5 V | • | • | • | • | | | SID39 | I <sub>DD29</sub> | GPIO and reset active | _ | _ | _ | nA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | SID40 | I <sub>DD30</sub> | GPIO and reset active | _ | _ | _ | nA | T = -40 °C to 105 °C | | Hibernate M | | 71 V to 1.89 V (Regulator Bypassed) | • | | 1 | | • | | SID41 | I <sub>DD31</sub> | GPIO and reset active | _ | _ | _ | nA | T = 25 °C | | SID42 | I <sub>DD32</sub> | GPIO and reset active | _ | _ | _ | nA | T = -40 °C to 105 °C | Table 6. DC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |------------|-----------------------------|---------------------------------------|-----|-----|-----|-------|------------------------------------------------------------| | Stop Mode, | V <sub>DD</sub> = 1.8 V to | 3.6 V | | | | | | | SID43 | I <sub>DD33</sub> | Stop mode current (V <sub>DD</sub> ) | _ | 20 | _ | nA | T = 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID44 | I <sub>DD34</sub> | Stop mode current (V <sub>DDR</sub> ) | _ | 40 | | nA | T = 25 °C,<br>V <sub>DDR</sub> = 3.3 V | | SID45 | I <sub>DD35</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 105 °C | | SID46 | I <sub>DD36</sub> | Stop mode current (V <sub>DDR</sub> ) | _ | _ | _ | nA | T = -40 °C to 105 °C,<br>V <sub>DDR</sub> = 1.9 V to 3.6 V | | Stop Mode, | V <sub>DD</sub> = 3.6 V to | 5.5 V | | | | | | | SID47 | I <sub>DD37</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = 25 °C,<br>V <sub>DD</sub> = 5 V | | SID48 | I <sub>DD38</sub> | Stop mode current (V <sub>DDR</sub> ) | _ | _ | _ | nA | T = 25 °C,<br>V <sub>DDR</sub> = 5 V | | SID49 | I <sub>DD39</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 105 °C | | SID50 | I <sub>DD40</sub> | Stop mode current (V <sub>DDR</sub> ) | _ | _ | _ | nA | T = -40 °C to 105 °C | | Stop Mode, | V <sub>DD</sub> = 1.71 V to | o 1.89 V (Regulator Bypassed) | | | | | | | SID51 | I <sub>DD41</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = 25 °C | | SID52 | I <sub>DD42</sub> | Stop mode current (V <sub>DD</sub> ) | _ | _ | _ | nA | T = -40 °C to 105 °C | ### Table 7. AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|-----------------------------|-----|-----|-----|-------|------------------------------------------------------| | SID53 | F <sub>CPU</sub> | CPU frequency | DC | _ | 24 | MHz | $1.71 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ | | SID54 | T <sub>SLEEP</sub> | Wakeup from Sleep mode | _ | 0 | _ | μs | Guaranteed by characterization | | SID55 | T <sub>DEEPSLEEP</sub> | Wakeup from Deep-Sleep mode | _ | _ | 25 | μs | 24-MHz IMO.<br>Guaranteed by<br>characterization | | SID56 | T <sub>HIBERNATE</sub> | Wakeup from Hibernate mode | _ | _ | 2 | ms | Guaranteed by characterization | | SID57 | T <sub>STOP</sub> | Wakeup from Stop mode | _ | _ | 2 | ms | Guaranteed by characterization | Document Number: 002-23052 Rev. \*\* Page 19 of 49 **GPIO** ### Table 8. GPIO DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------------|----------------------------------------------------------------------|------------------------|-----|----------------------|-------|-------------------------------------------------------| | SID58 | V <sub>IH</sub> | Input voltage HIGH threshold | 0.7 × V <sub>DD</sub> | _ | _ | V | CMOS input | | SID59 | $V_{IL}$ | Input voltage LOW threshold | - | - | $0.3 \times V_{DD}$ | V | CMOS input | | SID60 | V <sub>IH</sub> | LVTTL input, V <sub>DD</sub> < 2.7 V | 0.7 × V <sub>DD</sub> | - | - | V | | | SID61 | $V_{IL}$ | LVTTL input, V <sub>DD</sub> < 2.7 V | - | - | 0.3× V <sub>DD</sub> | V | | | SID62 | V <sub>IH</sub> | LVTTL input, V <sub>DD</sub> ≥ 2.7 V | 2.0 | - | - | V | | | SID63 | V <sub>IL</sub> | LVTTL input, V <sub>DD</sub> ≥ 2.7 V | _ | - | 0.8 | V | | | SID64 | V <sub>OH</sub> | Output voltage HIGH level | V <sub>DD</sub> -0.6 | - | - | V | I <sub>OH</sub> = 4 mA at<br>3.3-V V <sub>DD</sub> | | SID65 | V <sub>OH</sub> | Output voltage HIGH level | V <sub>DD</sub> –0.5 | _ | _ | V | I <sub>OH</sub> = 1 mA at<br>1.8-V V <sub>DD</sub> | | SID66 | V <sub>OL</sub> | Output voltage LOW level | _ | - | 0.6 | V | I <sub>OL</sub> = 8 mA at<br>3.3-V V <sub>DD</sub> | | SID67 | V <sub>OL</sub> | Output voltage LOW level | _ | - | 0.6 | V | I <sub>OL</sub> = 4 mA at<br>1.8-V V <sub>DD</sub> | | SID68 | V <sub>OL</sub> | Output voltage LOW level | _ | ı | 0.4 | V | $I_{OL}$ = 3 mA at 3.3-V $V_{DD}$ | | SID69 | R <sub>PULLUP</sub> | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID70 | R <sub>PULLDOWN</sub> | Pull-down resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID71 | I <sub>IL</sub> | Input leakage current (absolute value) | _ | _ | 2 | nA | 25 °C,<br>V <sub>DD</sub> = 3.3 V | | SID72 | I <sub>IL_CTBM</sub> | Input leakage on CTBm input pins | _ | - | 4 | nA | | | SID73 | C <sub>IN</sub> | Input capacitance | - | - | 7 | pF | | | SID74 | V <sub>HYSTTL</sub> | Input hysteresis LVTTL | 25 | 40 | | mV | V <sub>DD</sub> > 2.7 V | | SID75 | V <sub>HYSCMOS</sub> | Input hysteresis CMOS | 0.05 × V <sub>DD</sub> | - | - | mV | | | SID76 | I <sub>DIODE</sub> | Current through protection diode to V <sub>DD</sub> /V <sub>SS</sub> | _ | - | 100 | μА | Except for overvoltage-toler ant pins (P5.0 and P5.1) | | SID77 | I <sub>TOT_GPIO</sub> | Maximum total source or sink chip current | _ | _ | 200 | mA | | ### Table 9. GPIO AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|-------------------------------|-----|-----|-----|-------|-----------------------------------------------------| | SID78 | T <sub>RISEF</sub> | Rise time in Fast-Strong mode | 2 | ı | 12 | ns | $3.3-V V_{DDD}$ ,<br>$C_{LOAD} = 25 pF$ | | SID79 | T <sub>FALLF</sub> | Fall time in Fast-Strong mode | 2 | _ | 12 | ns | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ | | SID80 | T <sub>RISES</sub> | Rise time in Slow-Strong mode | 10 | _ | 60 | ns | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ | | SID81 | T <sub>FALLS</sub> | Fall time in Slow-Strong mode | 10 | - | 60 | ns | $3.3\text{-V V}_{DDD}$ , $C_{LOAD} = 25 \text{ pF}$ | #### Note 3. $V_{IH}$ must not exceed $V_{DDD}$ + 0.2 V. ### Table 9. GPIO AC Specifications (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|-----------------------------------------------------------------------------------|-----|-----|------|-------|--------------------------------------------| | SID82 | F <sub>GPIOUT1</sub> | GPIO Fout; $3.3 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ . Fast-Strong mode | _ | - | 33 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | | SID83 | F <sub>GPIOUT2</sub> | GPIO Fout; 1.7 $V \le V_{DD} \le 3.3 \text{ V.}$ Fast-Strong mode | _ | - | 16.7 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | | SID84 | F <sub>GPIOUT3</sub> | GPIO Fout; $3.3 \text{ V} \le \text{V}_{DD} \le 5.5 \text{ V}$ . Slow-Strong mode | - | - | 7 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | | SID85 | F <sub>GPIOUT4</sub> | GPIO Fout; 1.7 V $\leq$ V <sub>DD</sub> $\leq$ 3.3 V. Slow-Strong mode | - | - | 3.5 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | | SID86 | F <sub>GPIOIN</sub> | GPIO input operating frequency;<br>1.71 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V | _ | - | 48 | MHz | 90/10% V <sub>IO</sub> | ### Table 10. OVT GPIO DC Specifications (P5\_0 and P5\_1 Only) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-----------------|-----------------------------------------------------------|-----|-----|-----|-------|-------------------------------------------------------------| | SID71A | | Input leakage current (absolute value), $V_{IH} > V_{DD}$ | - | - | 10 | | 25 °C,<br>V <sub>DD</sub> = 0 V, V <sub>IH</sub> =<br>3.0 V | | SID66A | V <sub>OL</sub> | Output voltage LOW level | _ | - | 0.4 | V | I <sub>OL</sub> = 20 mA, V <sub>DD</sub> > 2.9 V | ### Table 11. OVT GPIO AC Specifications (P5\_0 and P5\_1 Only) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|--------------------------------------------------------------------------------|-----|-----|-----|-------|---------------------------------------------------| | SID78A | T <sub>RISE_OVFS</sub> | Output rise time in Fast-Strong mode | 1.5 | - | 12 | ns | 25-pF load,<br>10%–90%,<br>V <sub>DD</sub> =3.3 V | | SID79A | T <sub>FALL_OVFS</sub> | Output fall time in Fast-Strong mode | 1.5 | - | 12 | ns | 25-pF load,<br>10%–90%,<br>V <sub>DD</sub> =3.3 V | | SID80A | T <sub>RISSS</sub> | Output rise time in Slow-Strong mode | 10 | - | 60 | ns | 25-pF load,<br>10%–90%,<br>V <sub>DD</sub> =3.3 V | | SID81A | T <sub>FALLSS</sub> | Output fall time in Slow-Strong mode | 10 | - | 60 | ns | 25-pF load,<br>10%–90%,<br>V <sub>DD</sub> =3.3 V | | SID82A | F <sub>GPIOUT1</sub> | GPIO $F_{OUT}$ ; 3.3 V $\leq$ V <sub>DD</sub> $\leq$ 5.5 V<br>Fast-Strong mode | _ | - | 24 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | | SID83A | F <sub>GPIOUT2</sub> | GPIO F <sub>OUT</sub> ; 1.71 V ≤ V <sub>DD</sub> ≤ 3.3 V<br>Fast-Strong mode | _ | _ | 16 | MHz | 90/10%, 25-pF<br>load, 60/40 duty<br>cycle | Document Number: 002-23052 Rev. \*\* Page 21 of 49 #### XRES ### Table 12. XRES DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|-----------------------------------------------------------------------|----------------------|-----|----------------------|-------|------------------------| | SID87 | V <sub>IH</sub> | Input voltage HIGH threshold | $0.7 \times V_{DDD}$ | _ | - | V | CMOS input | | SID88 | V <sub>IL</sub> | Input voltage LOW threshold | - | _ | $0.3 \times V_{DDD}$ | V | CMOS input | | SID89 | Rpullup | Pull-up resistor | 3.5 | 5.6 | 8.5 | kΩ | | | SID90 | C <sub>IN</sub> | Input capacitance | - | 3 | _ | pF | | | SID91 | V <sub>HYSXRES</sub> | Input voltage hysteresis | - | 100 | _ | mV | | | SID92 | I <sub>DIODE</sub> | Current through protection diode to V <sub>DDD</sub> /V <sub>SS</sub> | _ | _ | 100 | μA | | ### Table 13. XRES AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------------|-------------------|-----|-----|-----|-------|------------------------| | SID93 | T <sub>RESETWIDTH</sub> | Reset pulse width | 1 | - | _ | μs | | ### **Analog Peripherals** Opamp **Table 14. Opamp Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |------------------------------------|-------------------------------|------------------------------------------|-------|------|------------------------|-------|------------------------| | I <sub>DD</sub> (Opam | p Block Current. | V <sub>DD</sub> = 1.8 V. No Load) | | | | | | | SID94 | I <sub>DD_HI</sub> | Power = high | - | 1000 | 1300 | μA | | | SID95 | I <sub>DD_MED</sub> | Power = medium | - | 500 | - | μA | | | SID96 | I <sub>DD_LOW</sub> | Power = low | - | 250 | 350 | μA | | | GBW (Loa | d = 20 pF, 0.1 mA | . V <sub>DDA</sub> = 2.7 V) | 1 | • | | | | | SID97 | GBW_HI | Power = high | 6 | - | - | MHz | | | SID98 | GBW_MED | Power = medium | 4 | - | - | MHz | | | SID99 | GBW_LO | Power = low | _ | 1 | - | MHz | | | I <sub>OUT_MAX</sub> ( | V <sub>DDA</sub> ≥ 2.7 V, 500 | mV from Rail) | • | | • | | | | SID100 | I <sub>OUT_MAX_HI</sub> | Power = high | 10 | - | - | mA | | | SID101 | I <sub>OUT_MAX_MID</sub> | Power = medium | 10 | - | - | mA | | | SID102 | I <sub>OUT_MAX_LO</sub> | Power = low | - | 5 | - | mA | | | I <sub>OUT</sub> (V <sub>DDA</sub> | = 1.71 V, 500 mV | from Rail) | • | | | - | | | SID103 | I <sub>OUT_MAX_HI</sub> | Power = high | 4 | - | _ | mA | | | SID104 | I <sub>OUT_MAX_MID</sub> | Power = medium | 4 | - | - | mA | | | SID105 | I <sub>OUT_MAX_LO</sub> | Power = low | _ | 2 | - | mA | | | SID106 | V <sub>IN</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | - | V <sub>DDA</sub> – 0.2 | V | | | SID107 | V <sub>CM</sub> | Charge pump on, V <sub>DDA</sub> ≥ 2.7 V | -0.05 | - | V <sub>DDA</sub> – 0.2 | V | | | V <sub>OUT</sub> (V <sub>DD</sub> | A ≥ 2.7 V) | | | | | | | | SID108 | V <sub>OUT_1</sub> | Power = high, I <sub>LOAD</sub> =10 mA | 0.5 | - | V <sub>DDA</sub> – 0.5 | V | | | SID109 | V <sub>OUT_2</sub> | Power = high, I <sub>LOAD</sub> =1 mA | 0.2 | - | V <sub>DDA</sub> – 0.2 | V | | | SID110 | V <sub>OUT_3</sub> | Power = medium, I <sub>LOAD</sub> =1 mA | 0.2 | - | V <sub>DDA</sub> – 0.2 | V | | | SID111 | V <sub>OUT_4</sub> | Power = low, I <sub>LOAD</sub> =0.1 mA | 0.2 | - | V <sub>DDA</sub> – 0.2 | V | | | SID112 | V <sub>OS_TR</sub> | Offset voltage, trimmed | 1 | ±0.5 | 1 | mV | High mode | **Table 14. Opamp Specifications** (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------|-----------------------|---------------------------------------------------------------|-----------------------|-----------|----------------------|---------|----------------------------------------------| | SID113 | V <sub>OS_TR</sub> | Offset voltage, trimmed | - | ±1 | _ | mV | Medium mode | | SID114 | V <sub>OS_TR</sub> | Offset voltage, trimmed | _ | ±2 | _ | mV | Low mode | | SID115 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | -10 | ±3 | 10 | μV/°C | High mode | | SID116 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | _ | ±10 | _ | μV/°C | Medium mode | | SID117 | V <sub>OS_DR_TR</sub> | Offset voltage drift, trimmed | _ | ±10 | - | μV/°C | Low mode | | SID118 | CMRR | DC | 65 | 70 | - | dB | V <sub>DDD</sub> = 3.6 V,<br>High-power mode | | SID119 | PSRR | At 1 kHz, 100-mV ripple | 70 | 85 | - | dB | V <sub>DDD</sub> = 3.6 V | | Noise | • | | | • | | | | | SID120 | V <sub>N1</sub> | Input referred, 1 Hz–1 GHz, power = high | - | 94 | - | μVrms | | | SID121 | V <sub>N2</sub> | Input referred, 1 kHz, power = high | _ | 72 | _ | nV/rtHz | | | SID122 | $V_{N3}$ | Input referred, 10 kHz, power = high | - | 28 | _ | nV/rtHz | | | SID123 | V <sub>N4</sub> | Input referred, 100 kHz, power = high | _ | 15 | - | nV/rtHz | | | SID124 | C <sub>LOAD</sub> | Stable up to maximum load. Performance specs at 50 pF | - | - | 125 | pF | | | SID125 | Slew_rate | Cload = 50 pF, Power = High,<br>V <sub>DDA</sub> ≥ 2.7 V | 6 | _ | - | V/µs | | | SID126 | T_op_wake | From disable to enable, no external RC dominating | _ | 300 | - | μs | | | Comp_mo | de (Comparator | Mode; 50-mV Drive, T <sub>RISE</sub> = T <sub>FALL</sub> (App | rox.) | • | | | | | SID127 | T <sub>PD1</sub> | Response time; power = high | _ | 150 | _ | ns | | | SID128 | T <sub>PD2</sub> | Response time; power = medium | _ | 400 | _ | ns | | | SID129 | T <sub>PD3</sub> | Response time; power = low | _ | 2000 | - | ns | | | SID130 | Vhyst_op | Hysteresis | _ | 10 | _ | mV | | | Deep-Slee | p Mode (Deep-S | leep mode operation is only guarantee | d for V <sub>DD</sub> | A > 2.5 \ | /) | | | | SID131 | GBW_DS | Gain bandwidth product | - | 50 | _ | kHz | | | SID132 | IDD_DS | Current | _ | 15 | _ | μA | | | SID133 | Vos_DS | Offset voltage | _ | 5 | - | mV | | | SID134 | Vos_dr_DS | Offset voltage drift | - | 20 | - | μV/°C | | | SID135 | Vout_DS | Output voltage | 0.2 | - | V <sub>DD</sub> -0.2 | V | | | SID136 | Vcm_DS | Common mode voltage | 0.2 | - | V <sub>DD</sub> -1.8 | V | | **Table 15. Comparator DC Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|--------------------------------------------|-----|-----|-----|-------|------------------------------------------------------------------------------------------------------| | SID140 | V <sub>OFFSET1</sub> | Input offset voltage, Factory trim | _ | _ | ±10 | mV | | | SID141 | V <sub>OFFSET2</sub> | Input offset voltage, Custom trim | _ | _ | ±6 | mV | | | SID141A | V <sub>OFFSET3</sub> | Input offset voltage, ultra-low-power mode | - | ±12 | 1 | mV | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0 °C<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp $\ge$ 0 °C | | SID142 | V <sub>HYST</sub> | Hysteresis when enabled | _ | 10 | 35 | mV | | **Table 15. Comparator DC Specifications** (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|-------------------|---------------------------------------------------|-----|-----|---------------------------|-------|------------------------------------------------------------------------------------------------------| | SID143 | V <sub>ICM1</sub> | Input common mode voltage in normal mode | 0 | _ | V <sub>DDD</sub><br>-0.1 | V | Modes 1 and 2 | | SID144 | V <sub>ICM2</sub> | Input common mode voltage in low-power mode | 0 | _ | V <sub>DDD</sub> | V | | | SID145 | V <sub>ICM3</sub> | Input common mode voltage in ultra low-power mode | 0 | _ | V <sub>DDD</sub><br>–1.15 | V | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0 °C<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp $\ge$ 0 °C | | SID146 | CMRR | Common mode rejection ratio | 50 | _ | - | dB | V <sub>DDD</sub> ≥ 2.7 V | | SID147 | CMRR | Common mode rejection ratio | 42 | _ | _ | dB | V <sub>DDD</sub> ≤ 2.7 V | | SID148 | I <sub>CMP1</sub> | Block current, normal mode | _ | _ | 400 | μA | | | SID149 | I <sub>CMP2</sub> | Block current, low-power mode | _ | _ | 100 | μA | | | SID150 | Ісмрз | Block current in ultra-low-power mode | _ | 6 | - | μΑ | $V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0 °C<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp $\ge$ 0 °C | | SID151 | Z <sub>CMP</sub> | DC input impedance of comparator | 35 | _ | - | МΩ | | ### **Table 16. Comparator AC Specifications** | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|------------------------------------------------------|-----|-----|-----|-------|----------------------------------------------------------------------------------------------------------------------| | SID152 | T <sub>RESP1</sub> | Response time, normal mode, 50-mV overdrive | - | 38 | - | ns | 50-mV overdrive | | SID153 | T <sub>RESP2</sub> | Response time, low-power mode, 50-mV overdrive | _ | 70 | _ | ns | 50-mV overdrive | | SID154 | T <sub>RESP3</sub> | Response time, ultra-low-power mode, 50-mV overdrive | - | 2.3 | - | | 200-mV overdrive<br>$V_{DDD} \ge 2.6 \text{ V for}$<br>Temp < 0 °C<br>$V_{DDD} \ge 1.8 \text{ V for}$<br>Temp ≥ 0 °C | ### Temperature Sensor ### Table 17. Temperature Sensor Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|----------------------|-----------------------------|-----|-----|-----|-------|--------------------| | SID155 | T <sub>SENSACC</sub> | Temperature-sensor accuracy | -5 | ±1 | 5 | °C | –40 to +85 °C | Document Number: 002-23052 Rev. \*\* Page 24 of 49 #### SAR ADC ### Table 18. SAR ADC DC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |----------|-----------|------------------------------------|-----------------|-----|-----------|-------|---------------------------------------| | SID156 | A_RES | Resolution | - | - | 12 | bits | | | SID157 | A_CHNIS_S | Number of channels - single-ended | _ | _ | 8 | | 8 full-speed | | SID158 | A-CHNKS_D | Number of channels - differential | _ | _ | 4 | | Diff inputs use neighboring I/O | | SID159 | A-MONO | Monotonicity | _ | _ | - | | Yes | | SID160 | A_GAINERR | Gain error | _ | _ | ±0.1 | % | With external reference | | SID161 | A_OFFSET | Input offset voltage | _ | _ | 2 | mV | Measured with 1-V<br>V <sub>REF</sub> | | SID162 | A_ISAR | Current consumption | _ | _ | 1 | mA | | | SID163 | A_VINS | Input voltage range - single-ended | V <sub>SS</sub> | - | $V_{DDA}$ | V | | | SID164 | A_VIND | Input voltage range - differential | V <sub>SS</sub> | _ | $V_{DDA}$ | V | | | SID165 | A_INRES | Input resistance | _ | _ | 2.2 | kΩ | | | SID166 | A_INCAP | Input capacitance | _ | _ | 10 | pF | | | SID312 | VREFSAR | Trimmed internal reference to SAR | <b>–1</b> | - | 1 | % | Percentage of Vbg (1.024 V) | ### Table 19. SAR ADC AC Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------|------------------------------------------------------------------------|------------|-----|----------|-------|--------------------------------| | SID167 | A_PSRR | Power-supply rejection ratio | 70 | - | - | dB | Measured at 1-V reference | | SID168 | A_CMRR | Common-mode rejection ratio | 66 | _ | _ | dB | | | SID169 | A_SAMP | Sample rate | - | _ | 806 | ksps | | | SID313 | Fsarintref | SAR operating speed without external ref. bypass | _ | - | 100 | ksps | 12-bit resolution | | SID170 | A_SNR | Signal-to-noise ratio (SNR) | 65 | _ | _ | dB | F <sub>IN</sub> = 10 kHz | | SID171 | A_BW | Input bandwidth without aliasing | - | _ | A_SAMP/2 | kHz | | | SID172 | A_INL | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 1 Msps | -1.7 | _ | 2 | LSB | $V_{REF}$ = 1 V to $V_{DD}$ | | SID173 | A_INL | Integral nonlinearity. V <sub>DDD</sub> = 1.71 V to 3.6 V, 1 Msps | -1.5 | _ | 1.7 | LSB | $V_{REF}$ = 1.71 V to $V_{DD}$ | | SID174 | A_INL | Integral nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 Ksps | -1.5 | _ | 1.7 | LSB | $V_{REF}$ = 1 V to $V_{DD}$ | | SID175 | A_dnl | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 1 Msps | <b>–</b> 1 | - | 2.2 | LSB | $V_{REF}$ = 1 V to $V_{DD}$ | | SID176 | A_DNL | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 3.6 V, 1 Msps | <b>–1</b> | - | 2 | LSB | $V_{REF}$ = 1.71 V to $V_{DD}$ | | SID177 | A_DNL | Differential nonlinearity. V <sub>DD</sub> = 1.71 V to 5.5 V, 500 Ksps | <b>–</b> 1 | _ | 2.2 | LSB | $V_{REF}$ = 1 V to $V_{DD}$ | | SID178 | A_THD | Total harmonic distortion | _ | _ | -65 | dB | F <sub>IN</sub> = 10 kHz | CSD ### Table 20. CSD Block Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|------------------------------------------------|------|-----|-----|-------|------------------------------------------------------------------------------------------------------------| | SID179 | V <sub>CSD</sub> | Voltage range of operation | 1.71 | _ | 5.5 | V | | | SID180 | IDAC1 | DNL for 8-bit resolution | -1 | _ | 1 | LSB | | | SID181 | IDAC1 | INL for 8-bit resolution | -3 | _ | 3 | LSB | | | SID182 | IDAC2 | DNL for 7-bit resolution | -1 | _ | 1 | LSB | | | SID183 | IDAC2 | INL for 7-bit resolution | -3 | _ | 3 | LSB | | | SID184 | SNR | Ratio of counts of finger to noise | 5 | _ | _ | Ratio | Capacitance range of<br>9 pF to 35 pF, 0.1-pF<br>sensitivity. Radio is<br>not operating during<br>the scan | | SID185 | I <sub>DAC1_CRT1</sub> | Output current of IDAC1 (8 bits) in High range | _ | 612 | _ | μA | | | SID186 | I <sub>DAC1_CRT2</sub> | Output current of IDAC1 (8 bits) in Low range | _ | 306 | _ | μA | | | SID187 | I <sub>DAC2_CRT1</sub> | Output current of IDAC2 (7 bits) in High range | _ | 305 | _ | μA | | | SID188 | I <sub>DAC2_CRT2</sub> | Output current of IDAC2 (7 bits) in Low range | _ | 153 | _ | μA | | ### **Digital Peripherals** Timer Table 21. Timer DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|--------------------------------------|-----|-----|-----|-------|----------------------| | SID189 | I <sub>TIM1</sub> | Block current consumption at 3 MHz | _ | _ | 42 | μΑ | 16-bit timer, 85 °C | | SID189A | | | _ | _ | 46 | μA | 16-bit timer, 105 °C | | SID190 | 1 | Block current consumption at 12 MHz | _ | _ | 130 | μΑ | 16-bit timer, 85 °C | | SID190A | TIM2 | Block current consumption at 12 winz | _ | _ | 137 | μΑ | 16-bit timer, 105 °C | | SID191 | I | Block current consumption at 48 MHz | _ | _ | 535 | μΑ | 16-bit timer, 85 °C | | SID191A | ITIM3 | Block current consumption at 40 WHZ | 1 | 1 | 560 | μA | 16-bit timer, 105 °C | **Table 22. Timer AC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | SID192 | T <sub>TIMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | - | 48 | MHz | | | SID193 | T <sub>CAPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | ns | | | SID194 | T <sub>CAPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | - | _ | ns | | | SID195 | T <sub>TIMRES</sub> | Timer resolution | T <sub>CLK</sub> | - | _ | ns | | | SID196 | T <sub>TENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | 1 | - | ns | | | SID197 | T <sub>TENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | - | _ | ns | | | SID198 | T <sub>TIMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | - | _ | ns | | | SID199 | T <sub>TIMRESEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | ### Counter ### **Table 23. Counter DC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|--------------------------------------|-----|-----|-----|-------|----------------------| | SID200 | I <sub>CTR1</sub> | Block current consumption at 3 MHz | _ | _ | 42 | μΑ | 16-bit timer, 85 °C | | SID200A | | | _ | _ | 46 | μΑ | 16-bit timer, 105 °C | | SID201 | 1. | Block current consumption at 12 MHz | _ | _ | 130 | μA | 16-bit timer, 85 °C | | SID201A | CTR2 | Block current consumption at 12 winz | - | _ | 137 | μA | 16-bit timer, 105 °C | | SID202 | 1. | Block current consumption at 48 MHz | _ | _ | 535 | μΑ | 16-bit timer, 85 °C | | SID202A | ICTR3 | Block current consumption at 46 MHz | _ | _ | 560 | μA | 16-bit timer, 105 °C | ### **Table 24. Counter AC Specifications** | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|--------------------------------|----------------------|-----|-----|-------|--------------------| | SID203 | T <sub>CTRFREQ</sub> | Operating frequency | F <sub>CLK</sub> | - | 48 | MHz | | | SID204 | T <sub>CTRPWINT</sub> | Capture pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID205 | T <sub>CTRPWEXT</sub> | Capture pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID206 | T <sub>CTRES</sub> | Counter Resolution | T <sub>CLK</sub> | _ | _ | ns | | | SID207 | T <sub>CENWIDINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID208 | T <sub>CENWIDEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID209 | T <sub>CTRRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID210 | T <sub>CTRRESWEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | ### Pulse Width Modulation (PWM) ### Table 25. PWM DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------|-------------------------------------|-----|-----|-----|-------|----------------------| | SID211 | 1 | Block current consumption at 3 MHz | _ | _ | 42 | μΑ | 16-bit timer, 85 °C | | SID211A | IPWM1 | | _ | _ | 46 | μA | 16-bit timer, 105 °C | | SID212 | ı | Block current consumption at 12 MHz | _ | _ | 130 | μΑ | 16-bit timer, 85 °C | | SID212A | PWM2 | | _ | _ | 137 | μΑ | 16-bit timer, 105 °C | | SID213 | 1 | Block current consumption at 48 MHz | _ | _ | 535 | μΑ | 16-bit timer, 85 °C | | SID213A | PWM3 | | _ | _ | 560 | μΑ | 16-bit timer, 105 °C | ### Table 26. PWM AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------------|-------------------------------|----------------------|-----|-----|-------|--------------------| | SID214 | T <sub>PWMFREQ</sub> | Operating frequency | F <sub>CLK</sub> | _ | 48 | MHz | | | SID215 | T <sub>PWMPWINT</sub> | Pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID216 | T <sub>PWMEXT</sub> | Pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID217 | T <sub>PWMKILLINT</sub> | Kill pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID218 | T <sub>PWMKILLEXT</sub> | Kill pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID219 | T <sub>PWMEINT</sub> | Enable pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID220 | T <sub>PWMENEXT</sub> | Enable pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID221 | T <sub>PWMRESWINT</sub> | Reset pulse width (internal) | 2 × T <sub>CLK</sub> | _ | _ | ns | | | SID222 | T <sub>PWMRESWEXT</sub> | Reset pulse width (external) | 2 × T <sub>CLK</sub> | _ | _ | ns | | Document Number: 002-23052 Rev. \*\* Page 27 of 49 P<sub>C</sub> ### Table 27. Fixed I<sup>2</sup>C DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------------------|-----|-----|-----|-------|--------------------| | SID223 | I <sub>I2C1</sub> | Block current consumption at 100 kHz | _ | - | 50 | μΑ | | | SID224 | I <sub>I2C2</sub> | Block current consumption at 400 kHz | _ | _ | 155 | μΑ | | | SID225 | I <sub>I2C3</sub> | Block current consumption at 1 Mbps | _ | _ | 390 | μΑ | | | SID226 | I <sub>I2C4</sub> | I <sup>2</sup> C enabled in Deep-Sleep mode | _ | _ | 1.4 | μA | | ### Table 28. Fixed I<sup>2</sup>C AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID227 | F <sub>I2C1</sub> | Bit rate | _ | - | 1 | Mbps | | #### LCD Direct Drive ### Table 29. LCD Direct Drive DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|--------------------------------------------------------|-----|------|------|-------|---------------------------------------| | SID228 | I <sub>LCDLOW</sub> | Operating current in low-power mode | 1 | 17.5 | - | μA | 16 × 4 small segment display at 50 Hz | | SID229 | C <sub>LCDCAP</sub> | LCD capacitance per segment/common driver | _ | 500 | 5000 | pF | | | SID230 | LCD <sub>OFFSET</sub> | Long-term segment offset | _ | 20 | _ | mV | | | SID231 | I <sub>LCDOP1</sub> | LCD system operating current V <sub>BIAS</sub> = 5 V | _ | 2 | _ | mA | 32 × 4 segments.<br>50 Hz at 25 °C | | SID232 | I <sub>LCDOP2</sub> | LCD system operating current V <sub>BIAS</sub> = 3.3 V | _ | 2 | _ | mA | 32 × 4 segments<br>50 Hz at 25 °C | ### Table 30. LCD Direct Drive AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|----------------|-----|-----|-----|-------|--------------------| | | F <sub>LCD</sub> | LCD frame rate | 10 | 50 | 150 | Hz | | ### Table 31. Fixed UART DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------------|----------------------------------------|-----|-----|-----|-------|--------------------| | SID234 | I <sub>UART1</sub> | Block current consumption at 100 kbps | - | - | 55 | μΑ | | | SID235 | I <sub>UART2</sub> | Block current consumption at 1000 kbps | ı | ı | 312 | μΑ | | ### Table 32. Fixed UART AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------|-----|-----|-----|-------|--------------------| | SID236 | F <sub>UART</sub> | Bit rate | 1 | - | 1 | Mbps | | Document Number: 002-23052 Rev. \*\* Page 28 of 49 ### SPI Specifications ### Table 33. Fixed SPI DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|-------------------------------------|-----|-----|-----|-------|--------------------| | SID237 | I <sub>SPI1</sub> | Block current consumption at 1 Mbps | _ | - | 360 | μΑ | | | SID238 | I <sub>SPI2</sub> | Block current consumption at 4 Mbps | - | _ | 560 | μΑ | | | SID239 | I <sub>SPI3</sub> | Block current consumption at 8 Mbps | - | - | 600 | μΑ | | ### Table 34. Fixed SPI AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|---------------------------------------------------|-----|-----|-----|-------|--------------------| | SID240 | F <sub>SPI</sub> | SPI operating frequency (master; 6x oversampling) | _ | 1 | 8 | MHz | | ### Table 35. Fixed SPI Master Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------|------------------------------------------------------------------------------|-----|-----|-----|-------|----------------------------------| | SID241 | T <sub>DMO</sub> | MOSI valid after Sclock driving edge | _ | _ | 18 | ns | | | SID242 | T <sub>DSI</sub> | MISO valid before Sclock capturing edge. Full clock, late MISO sampling used | 20 | - | - | ns | Full clock, late MISO sampling | | SID243 | T <sub>HMO</sub> | Previous MOSI data hold time | 0 | - | - | ns | Referred to Slave capturing edge | ### Table 36. Fixed SPI Slave Mode AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|-------------------------------------------------------------|-----|-----|------------------------------|-------|-------------------------| | SID244 | T <sub>DMI</sub> | MOSI valid before Sclock capturing edge | 40 | _ | - | ns | | | SID245 | T <sub>DSO</sub> | MISO valid after Sclock driving edge | - | - | 42 + 3<br>× T <sub>SCB</sub> | ns | | | SID246 | T <sub>DSO_ext</sub> | MISO valid after Sclock driving edge in external clock mode | - | - | 50 | ns | V <sub>DD</sub> < 3.0 V | | SID247 | T <sub>HSO</sub> | Previous MISO data hold time | 0 | _ | _ | ns | | | SID248 | T <sub>SSELSCK</sub> | SSEL valid to first SCK valid edge | 100 | _ | _ | ns | | Document Number: 002-23052 Rev. \*\* Page 29 of 49 #### Memory #### Table 37. Flash DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|------------------------------------|------|-----|-----|-------|--------------------------| | SID249 | V <sub>PE</sub> | Erase and program voltage | 1.71 | _ | 5.5 | V | | | SID310 | T <sub>WS32</sub> | Number of Wait states at 16–24 MHz | 1 | - | - | | CPU execution from flash | | SID311 | T <sub>WS16</sub> | Number of Wait states for 0–16 MHz | 0 | - | _ | | CPU execution from flash | #### Table 38. Flash AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------------------------|----------------------------------------------------|-------|-----|-----|---------|------------------------------------------------------------------------------------------------------------| | SID250 | T <sub>ROWWRITE</sub> <sup>[4]</sup> | Row (block) write time (erase and program) | _ | _ | 20 | ms | Row (block) = 128 bytes | | SID251 | T <sub>ROWERASE</sub> <sup>[4]</sup> | Row erase time | - | - | 13 | ms | Row (block) = 128 bytes<br>for 128-KB flash devices<br>Row (block) = 256 bytes<br>for 256-KB flash devices | | SID252 | T <sub>ROWPROGRAM</sub> <sup>[4]</sup> | Row program time after erase | - | _ | 7 | ms | | | SID253 | T <sub>BULKERASE</sub> <sup>[4]</sup> | Bulk erase time (128 KB) | _ | _ | 35 | ms | | | SID254 | T <sub>DEVPROG</sub> <sup>[4]</sup> | Total device program time | - | _ | 25 | seconds | | | SID255 | F <sub>END</sub> | Flash endurance | 100 K | _ | - | cycles | | | SID256 | F <sub>RET</sub> | Flash retention. $T_A \le 55$ °C, 100 K P/E cycles | 20 | _ | _ | years | | | SID257 | F <sub>RET2</sub> | Flash retention. $T_A \le 85$ °C, 10 K P/E cycles | 10 | _ | 1 | years | | | SID257A | F <sub>RET3</sub> | Flash retention. $T_A \le 105$ °C, 10 K P/E cycles | 3 | _ | _ | years | For T <sub>A</sub> ≥ 85 °C | ### **System Resources** Power-on-Reset (POR) ### Table 39. POR DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-----------------------|----------------------|------|-----|------|-------|--------------------| | SID258 | V <sub>RISEIPOR</sub> | Rising trip voltage | 0.80 | - | 1.45 | V | | | SID259 | V <sub>FALLIPOR</sub> | Falling trip voltage | 0.75 | - | 1.40 | V | | | SID260 | V <sub>IPORHYST</sub> | Hysteresis | 15 | - | 200 | mV | | #### Table 40. POR AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|----------------------------------------------|-----|-----|-----|-------|--------------------| | SID264 | T <sub>PPOR_TR</sub> | PPOR response time in Active and Sleep modes | 1 | - | 1 | μs | | #### Note Document Number: 002-23052 Rev. \*\* Page 30 of 49 It can take as much as 20 milliseconds to write to flash. During this time, the device should not be reset, or flash operations will be interrupted and cannot be relied on to have completed. Reset sources include the XRES pin, software resets, CPU lockup states and privilege violations, improper power supply levels, and watchdogs. Make certain that these are not inadvertently activated. #### Table 41. Brown-Out Detect | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|------------------------|--------------------------------------------|------|-----|-----|-------|------------------------| | SID261 | V <sub>FALLPPOR</sub> | BOD trip voltage in Active and Sleep modes | 1.64 | - | - | V | | | SID262 | V <sub>FALLDPSLP</sub> | BOD trip voltage in Deep-Sleep mode | 1.4 | _ | _ | V | | #### Table 42. Hibernate Reset | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|----------------------|------------------------------------|-----|-----|-----|-------|------------------------| | SID263 | V <sub>HBRTRIP</sub> | BOD trip voltage in Hibernate mode | 1.1 | - | _ | V | | Voltage Monitors ### Table 43. Voltage Monitor DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |---------|--------------------|--------------------------|------|------|------|-------|------------------------| | SID265 | V <sub>LVI1</sub> | LVI_A/D_SEL[3:0] = 0000b | 1.71 | 1.75 | 1.79 | V | | | SID266 | $V_{LVI2}$ | LVI_A/D_SEL[3:0] = 0001b | 1.76 | 1.80 | 1.85 | V | | | SID267 | V <sub>LVI3</sub> | LVI_A/D_SEL[3:0] = 0010b | 1.85 | 1.90 | 1.95 | V | | | SID268 | $V_{LVI4}$ | LVI_A/D_SEL[3:0] = 0011b | 1.95 | 2.00 | 2.05 | V | | | SID269 | V <sub>LVI5</sub> | LVI_A/D_SEL[3:0] = 0100b | 2.05 | 2.10 | 2.15 | V | | | SID270 | V <sub>LVI6</sub> | LVI_A/D_SEL[3:0] = 0101b | 2.15 | 2.20 | 2.26 | V | | | SID271 | V <sub>LVI7</sub> | LVI_A/D_SEL[3:0] = 0110b | 2.24 | 2.30 | 2.36 | V | | | SID272 | V <sub>LVI8</sub> | LVI_A/D_SEL[3:0] = 0111b | 2.34 | 2.40 | 2.46 | V | | | SID273 | V <sub>LVI9</sub> | LVI_A/D_SEL[3:0] = 1000b | 2.44 | 2.50 | 2.56 | V | | | SID274 | V <sub>LVI10</sub> | LVI_A/D_SEL[3:0] = 1001b | 2.54 | 2.60 | 2.67 | V | | | SID275 | V <sub>LVI11</sub> | LVI_A/D_SEL[3:0] = 1010b | 2.63 | 2.70 | 2.77 | V | | | SID276 | V <sub>LVI12</sub> | LVI_A/D_SEL[3:0] = 1011b | 2.73 | 2.80 | 2.87 | V | | | SID277 | V <sub>LVI13</sub> | LVI_A/D_SEL[3:0] = 1100b | 2.83 | 2.90 | 2.97 | V | | | SID278 | V <sub>LVI14</sub> | LVI_A/D_SEL[3:0] = 1101b | 2.93 | 3.00 | 3.08 | V | | | SID279 | V <sub>LVI15</sub> | LVI_A/D_SEL[3:0] = 1110b | 3.12 | 3.20 | 3.28 | V | | | SID280 | V <sub>LVI16</sub> | LVI_A/D_SEL[3:0] = 1111b | 4.39 | 4.50 | 4.61 | V | | | SID281 | LVI_IDD | Block current | _ | _ | 100 | μΑ | | ### Table 44. Voltage Monitor AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |---------|----------------------|---------------------------|-----|-----|-----|-------|------------------------| | SID282 | T <sub>MONTRIP</sub> | Voltage monitor trip time | - | _ | 1 | μs | | Document Number: 002-23052 Rev. \*\* Page 31 of 49 #### SWD Interface ### Table 45. SWD Interface Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|--------------|-------------------------------------------------------|----------|-----|---------|-------|----------------------------------| | SID283 | F_SWDCLK1 | $3.3 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ | _ | _ | 14 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID284 | F_SWDCLK2 | $1.71 \text{ V} \le \text{V}_{DD} \le 3.3 \text{ V}$ | _ | _ | 7 | MHz | SWDCLK ≤ 1/3 CPU clock frequency | | SID285 | T_SWDI_SETUP | T = 1/f SWDCLK | 0.25 × T | _ | _ | ns | | | SID286 | T_SWDI_HOLD | T = 1/f SWDCLK | 0.25 × T | _ | _ | ns | | | SID287 | T_SWDO_VALID | T = 1/f SWDCLK | _ | _ | 0.5 × T | ns | | | SID288 | T_SWDO_HOLD | T = 1/f SWDCLK | 1 | _ | _ | ns | | #### Internal Main Oscillator ### Table 46. IMO DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|--------------------| | SID289 | I <sub>IMO1</sub> | IMO operating current at 48 MHz | _ | _ | 1000 | μΑ | | | SID290 | I <sub>IMO2</sub> | IMO operating current at 24 MHz | - | _ | 325 | μΑ | | | SID291 | I <sub>IMO3</sub> | IMO operating current at 12 MHz | - | _ | 225 | μΑ | | | SID292 | I <sub>IMO4</sub> | IMO operating current at 6 MHz | - | _ | 180 | μΑ | | | SID293 | I <sub>IMO5</sub> | IMO operating current at 3 MHz | - | _ | 150 | μΑ | | ### Table 47. IMO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|----------------------|--------------------------------------|-----|-----|-----|-------|-----------------------------| | SID296 | F <sub>IMOTOL3</sub> | Frequency variation from 3 to 48 MHz | _ | _ | ±2 | % | With API-called calibration | | SID297 | F <sub>IMOTOL3</sub> | IMO startup time | - | _ | 12 | μs | | ### Internal Low-Speed Oscillator ### Table 48. ILO DC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|-------------------|---------------------------------|-----|-----|------|-------|----------------------| | SID298 | I <sub>ILO2</sub> | ILO operating current at 32 kHz | - | 0.3 | 1.05 | μA | Guaranteed by design | ### Table 49. ILO AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------------------|--------------------------|-----|-----|-----|-------|--------------------| | SID299 | T <sub>STARTILO1</sub> | ILO startup time | _ | _ | 2 | ms | | | SID300 | F <sub>ILOTRIM1</sub> | 32-kHz trimmed frequency | 15 | 32 | 50 | kHz | | Document Number: 002-23052 Rev. \*\* Page 32 of 49 ### Table 50. External Clock Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | |---------|------------|--------------------------------------------|-----|-----|-----|-------|-----------------------| | SID301 | ExtClkFreq | External clock input frequency | 0 | _ | 48 | MHz | CMOS input level only | | SID302 | ExtClkDuty | Duty cycle; Measured at V <sub>DD</sub> /2 | 45 | ı | 55 | % | CMOS input level only | ### Table 51. UDB AC Specifications | Spec ID | Parameter | Description | Min | Тур | Max | Units | Details/Conditions | | | | | |------------|---------------------------|--------------------------------------------------------|-----|-----|-----|-------|--------------------|--|--|--|--| | Data Path | Data Path performance | | | | | | | | | | | | SID303 | F <sub>MAX-TIMER</sub> | Max frequency of 16-bit timer in a UDB pair | _ | - | 48 | MHz | | | | | | | SID304 | F <sub>MAX-ADDER</sub> | Max frequency of 16-bit adder in a UDB pair | _ | - | 48 | MHz | | | | | | | SID305 | F <sub>MAX_CRC</sub> | Max frequency of 16-bit CRC/PRS in a UDB pair | _ | - | 48 | MHz | | | | | | | PLD Perfo | rmance in UDB | | | | | | | | | | | | SID306 | F <sub>MAX_PLD</sub> | Max frequency of 2-pass PLD function in a UDB pair | _ | _ | 48 | MHz | | | | | | | Clock to C | Output Performanc | е | | | | | | | | | | | SID307 | T <sub>CLK_OUT_UDB1</sub> | Prop. delay for clock in to data out at 25 °C, Typical | - | 15 | - | ns | | | | | | | SID308 | T <sub>CLK_OUT_UDB2</sub> | Prop. delay for clock in to data out, Worst case | - | 25 | - | ns | | | | | | ### Table 52. BLE Subsystem | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | | | | | |-----------|---------------------------|---------------------------------------------------------------------------------------------|-----|-------------|-----------------|-------|---------------------------------------|--|--|--|--|--| | RF Receiv | RF Receiver Specification | | | | | | | | | | | | | SID340 | RXS, IDLE | RX sensitivity with idle transmitter | _ | -89 | _ | dBm | | | | | | | | SID340A | | RX sensitivity with idle transmitter excluding Balun loss | _ | <b>-</b> 91 | - | dBm | Guaranteed by design simulation | | | | | | | SID341 | RXS, DIRTY | RX sensitivity with dirty transmitter | - | -87 | <del>-</del> 70 | dBm | RF-PHY Specification (RCV-LE/CA/01/C) | | | | | | | SID342 | RXS, HIGHGAIN | RX sensitivity in high-gain mode with idle transmitter | - | <b>-</b> 91 | - | dBm | | | | | | | | SID343 | PRXMAX | Maximum input power | -10 | <b>–1</b> | - | dBm | RF-PHY Specification (RCV-LE/CA/06/C) | | | | | | | SID344 | CI1 | Cochannel interference,<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX | _ | 9 | 21 | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | | | | | | SID345 | CI2 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±1 MHz | _ | 3 | 15 | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | | | | | | SID346 | CI3 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at FRX ±2 MHz | - | -29 | - | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | | | | | Document Number: 002-23052 Rev. \*\* Page 33 of 49 Table 52. BLE Subsystem (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------|----------------------|----------------------------------------------------------------------------------------------------------------------------------|-----------------|-----|-----------------|-------|--------------------------------------------------------------| | SID347 | CI4 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at ≥FRX ±3 MHz | - | -39 | - | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID348 | CI5 | Adjacent channel interference<br>Wanted Signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> ) | 1 | -20 | _ | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID349 | CI3 | Adjacent channel interference<br>Wanted signal at –67 dBm and Inter-<br>ferer at Image frequency (F <sub>IMAGE</sub> ±<br>1 MHz) | - | -30 | - | dB | RF-PHY Specification (RCV-LE/CA/03/C) | | SID350 | OBB1 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 30–2000 MHz | -30 | -27 | _ | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID351 | OBB2 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2003–2399 MHz | <b>–</b> 35 | -27 | _ | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID352 | OBB3 | Out-of-band blocking,<br>Wanted signal at –67 dBm and Inter-<br>ferer at F = 2484–2997 MHz | <del>-</del> 35 | -27 | - | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID353 | OBB4 | Out-of-band blocking,<br>Wanted signal a –67 dBm and Inter-<br>ferer at F = 3000–12750 MHz | -30 | -27 | - | dBm | RF-PHY Specification (RCV-LE/CA/04/C) | | SID354 | IMD | Intermodulation performance<br>Wanted signal at –64 dBm and<br>1-Mbps BLE, third, fourth, and fifth<br>offset channel | <b>-50</b> | _ | - | dBm | RF-PHY Specification (RCV-LE/CA/05/C) | | SID355 | RXSE1 | Receiver spurious emission<br>30 MHz to 1.0 GHz | _ | _ | <b>–</b> 57 | dBm | 100-kHz measurement<br>bandwidth<br>ETSI EN300 328<br>V1.8.1 | | SID356 | RXSE2 | Receiver spurious emission<br>1.0 GHz to 12.75 GHz | - | _ | <del>-4</del> 7 | dBm | 1-MHz measurement<br>bandwidth<br>ETSI EN300 328<br>V1.8.1 | | RF Transn | nitter Specification | ons | | ı | | | | | SID357 | TXP, ACC | RF power accuracy | - | ±1 | _ | dB | | | SID358 | TXP, RANGE | RF power control range | _ | 20 | _ | dB | | | SID359 | TXP, 0dBm | Output power, 0-dB Gain setting (PA7) | - | 0 | - | dBm | | | SID360 | TXP, MAX | Output power, maximum power setting (PA10) | 1 | 3 | _ | dBm | | | SID361 | TXP, MIN | Output power, minimum power setting (PA1) | ı | -18 | _ | dBm | | | SID362 | F2AVG | Average frequency deviation for 10101010 pattern | 185 | _ | _ | kHz | RF-PHY Specification (TRM-LE/CA/05/C) | | SID363 | F1AVG | Average frequency deviation for 11110000 pattern | 225 | 250 | 275 | kHz | RF-PHY Specification (TRM-LE/CA/05/C) | | SID364 | EO | Eye opening = ∆F2AVG/∆F1AVG | 0.8 | _ | _ | | RF-PHY Specification (TRM-LE/CA/05/C) | Table 52. BLE Subsystem (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |-----------|------------------|-----------------------------------------------------|-------------|------|-------|---------------|------------------------------------------------------| | SID365 | FTX, ACC | Frequency accuracy | -150 | - | 150 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | SID366 | FTX, MAXDR | Maximum frequency drift | <b>–</b> 50 | _ | 50 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | SID367 | FTX, INITDR | Initial frequency drift | -20 | _ | 20 | kHz | RF-PHY Specification (TRM-LE/CA/06/C) | | SID368 | FTX, DR | Maximum drift rate | -20 | - | 20 | kHz/<br>50 μs | RF-PHY Specification (TRM-LE/CA/06/C) | | SID369 | IBSE1 | In-band spurious emission at 2-MHz offset | ı | _ | -20 | dBm | RF-PHY Specification (TRM-LE/CA/03/C) | | SID370 | IBSE2 | In-band spurious emission at ≥3-MHz offset | - | _ | -30 | dBm | RF-PHY Specification (TRM-LE/CA/03/C) | | SID371 | TXSE1 | Transmitter spurious emissions (average), <1.0 GHz | _ | _ | -55.5 | dBm | FCC-15.247 | | SID372 | TXSE2 | Transmitter spurious emissions (average), >1.0 GHz | - | _ | -41.5 | dBm | FCC-15.247 | | RF Curren | t Specifications | | | • | | | | | SID373 | IRX | Receive current in normal mode | _ | 18.7 | - | mA | | | SID373A | IRX_RF | Radio receive current in normal mode | _ | 16.4 | - | mA | Measured at V <sub>DDR</sub> | | SID374 | IRX, HIGHGAIN | Receive current in high-gain mode | _ | 21.5 | _ | mA | | | SID375 | ITX, 3dBm | TX current at 3-dBm setting (PA10) | _ | 20 | _ | mA | | | SID376 | ITX, 0dBm | TX current at 0-dBm setting (PA7) | _ | 16.5 | _ | mA | | | SID376A | ITX_RF, 0dBm | Radio TX current at 0 dBm setting (PA7) | - | 15.6 | _ | mA | Measured at V <sub>DDR</sub> | | SID376B | ITX_RF, 0dBm | Radio TX current at 0 dBm excluding Balun loss | - | 14.2 | _ | mA | Guaranteed by design simulation | | SID377 | ITX,-3dBm | TX current at –3-dBm setting (PA4) | _ | 15.5 | _ | mA | | | SID378 | ITX,-6dBm | TX current at –6-dBm setting (PA3) | - | 14.5 | _ | mA | | | SID379 | ITX,-12dBm | TX current at –12-dBm setting (PA2) | - | 13.2 | _ | mA | | | SID380 | ITX,-18dBm | TX current at –18-dBm setting (PA1) | _ | 12.5 | _ | mA | | | SID380A | lavg_1sec, 0dBm | Average current at 1-second BLE connection interval | - | 17.1 | - | μA | TXP: 0 dBm; ±20-ppm master and slave clock accuracy. | | SID380B | lavg_4sec, 0dBm | Average current at 4-second BLE connection interval | - | 6.1 | - | μΑ | TXP: 0 dBm; ±20-ppm master and slave clock accuracy. | | General R | F Specifications | | | | | | | | SID381 | FREQ | RF operating frequency | 2400 | _ | 2482 | MHz | | | SID382 | CHBW | Channel spacing | _ | 2 | _ | MHz | | | SID383 | DR | On-air data rate | _ | 1000 | - | kbps | | | SID384 | IDLE2TX | BLE.IDLE to BLE. TX transition time | _ | 120 | 140 | μs | | | SID385 | IDLE2RX | BLE.IDLE to BLE. RX transition time | 1 | 75 | 120 | μs | | ### Table 52. BLE Subsystem (continued) | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | | | | |-----------|---------------------|--------------------|-----|-----|-----|-------|------------------------|--|--|--| | RSSI Spec | RSSI Specifications | | | | | | | | | | | SID386 | RSSI, ACC | RSSI accuracy | _ | ±5 | _ | dB | | | | | | SID387 | RSSI, RES | RSSI resolution | _ | 1 | _ | dB | | | | | | SID388 | RSSI, PER | RSSI sample period | 1 | 6 | 1 | μs | | | | | ### Table 53. ECO Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|---------------------|--------------------------------|-----|------|-----|-------|-------------------------| | SID389 | F <sub>ECO</sub> | Crystal frequency | _ | 24 | _ | MHz | | | SID390 | F <sub>TOL</sub> | Frequency tolerance | -50 | _ | 50 | ppm | | | SID391 | ESR | Equivalent series resistance | _ | _ | 60 | Ω | | | SID392 | PD | Drive level | _ | _ | 100 | μW | | | SID393 | T <sub>START1</sub> | Startup time (Fast Charge on) | _ | _ | 850 | μs | | | SID394 | T <sub>START2</sub> | Startup time (Fast Charge off) | _ | _ | 3 | ms | | | SID395 | C <sub>L</sub> | Load capacitance | _ | 8 | - | pF | | | SID396 | C0 | Shunt capacitance | _ | 1.1 | _ | pF | | | SID397 | I <sub>ECO</sub> | Operating current | _ | 1400 | _ | μA | Includes LDO+BG current | ### Table 54. WCO Specifications | Spec ID# | Parameter | Description | Min | Тур | Max | Units | Details/<br>Conditions | |----------|--------------------|-------------------------------------|-----|--------|------|-------|------------------------| | SID398 | F <sub>WCO</sub> | Crystal frequency | _ | 32.768 | _ | kHz | | | SID399 | FTOL | Frequency tolerance | _ | 50 | _ | ppm | | | SID400 | ESR | Equivalent series resistance | _ | 50 | _ | kΩ | | | SID401 | PD | Drive level | _ | - | 1 | μW | | | SID402 | T <sub>START</sub> | Startup time | _ | - | 500 | ms | | | SID403 | C <sub>L</sub> | Crystal load capacitance | 6 | - | 12.5 | pF | | | SID404 | C0 | Crystal shunt capacitance | _ | 1.35 | _ | pF | | | SID405 | I <sub>WCO1</sub> | Operating current (High-Power mode) | _ | _ | 8 | μA | | | SID406 | I <sub>WCO2</sub> | Operating current (low-power | - | _ | 1 | μA | 85 °C | | SID406A | | mode) | _ | _ | 2.6 | μΑ | 105 °C | Document Number: 002-23052 Rev. \*\* Page 36 of 49 # **Ordering Information** The PSoC 4100\_BLE part numbers and features are listed in the following table. | Product<br>Family | MPN | Max CPU Speed (MHz) | BLE subsystem | Flash (KB) | SRAM (KB) | UDB | Opamp | CapSense | TMG (Gestures) | Direct LCD Drive | 12-bit SAR ADC | DMA | LP Comparators | TCPWM Blocks | SCB Blocks | GPIO | Package | Temperature Range | |-------------------|-------------------|---------------------|---------------|------------|-----------|-----|-------|----------|----------------|------------------|----------------|-----|----------------|--------------|------------|------|---------|-------------------| | | CY8C4127LQI-BL473 | 24 | 4.1 | 128 | 16 | _ | 2 | _ | _ | _ | 806 ksps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4127LQI-BL453 | 24 | 4.1 | 128 | 16 | _ | 2 | 1 | - | _ | 806 ksps | - | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4127LQI-BL483 | 24 | 4.1 | 128 | 16 | _ | 2 | 1 | _ | 1 | 806 ksps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4127FNI-BL483 | 24 | 4.1 | 128 | 16 | - | 2 | 1 | _ | 1 | 806 ksps | _ | 2 | 4 | 2 | 36 | 68-CSP | 85 °C | | | CY8C4127LQI-BL493 | 24 | 4.1 | 128 | 16 | _ | 2 | 1 | 1 | 1 | 806 ksps | _ | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4127FNI-BL493 | 24 | 4.1 | 128 | 16 | _ | 2 | 1 | 1 | 1 | 806 ksps | _ | 2 | 4 | 2 | 36 | 68-CSP | 85 °C | | | CY8C4128LQI-BL473 | 24 | 4.1 | 256 | 32 | _ | 2 | _ | - | _ | 806 ksps | - | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128LQI-BL483 | 24 | 4.1 | 256 | 32 | _ | 2 | 1 | - | 1 | 806 ksps | - | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128LQI-BL543 | 24 | 4.2 | 256 | 32 | - | 2 | - | _ | _ | 806 ksps | 1 | _ | 4 | 2 | 36 | QFN | 85 °C | | PSoC | CY8C4128FNI-BL543 | 24 | 4.2 | 256 | 32 | _ | 2 | - | _ | _ | 806 ksps | 1 | _ | 4 | 2 | 36 | 76-CSP | 85 °C | | 4100_BL | CY8C4128LQI-BL573 | 24 | 4.2 | 256 | 32 | _ | 2 | - | _ | _ | 806 ksps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128FNI-BL573 | 24 | 4.2 | 256 | 32 | - | 2 | - | _ | _ | 806 ksps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4128LQI-BL553 | 24 | 4.2 | 256 | 32 | - | 2 | 1 | - | _ | 806 ksps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128FNI-BL553 | 24 | 4.2 | 256 | 32 | - | 2 | 1 | - | _ | 806 ksps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4128LQI-BL563 | 24 | 4.2 | 256 | 32 | - | 2 | - | _ | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128FNI-BL563 | 24 | 4.2 | 256 | 32 | - | 2 | - | _ | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4128LQI-BL583 | 24 | 4.2 | 256 | 32 | _ | 2 | 1 | _ | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128FNI-BL583 | 24 | 4.2 | 256 | 32 | _ | 2 | 1 | _ | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | | | CY8C4128LQI-BL593 | 24 | 4.2 | 256 | 32 | - | 2 | 1 | 1 | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | QFN | 85 °C | | | CY8C4128FNI-BL593 | 24 | 4.2 | 256 | 32 | - | 2 | 1 | 1 | 1 | 806 ksps | 1 | 2 | 4 | 2 | 36 | 76-CSP | 85 °C | # **Part Numbering Conventions** PSoC 4 devices follow the part numbering convention described in the following table. All fields are single-character alphanumeric (0, 1, 2, ..., 9, A,B, ..., Z) unless stated otherwise. The part numbers are of the form CY8C4ABCDEF-XYZ where the fields are defined as follows. The Field Values are listed in the following table. | Field | Description | Values | Meaning | | | |-------|----------------------------|-------------|----------------------------|--|--| | CY8C | Cypress Prefix | | | | | | 4 | Architecture | 4 | PSoC 4 | | | | Α | Family within architecture | 1 | 4100-BLE Family | | | | В | CPU Speed | 2 | 24 MHz | | | | С | Flash Capacity | 8 | 256KB | | | | DE | Package Code | FN | WLCSP | | | | | 1 ackage code | LQ | QFN | | | | F | Temperature Range | I | Industrial 85 °C | | | | ' | Temperature rearrige | Q | Extended Industrial 105 °C | | | | XYZ | Attributes Code | BL400-BL499 | Bluetooth 4.1 compliant | | | | \ \1Z | Allibules Code | BL500-BL599 | Bluetooth 4.2 compliant | | | # **Packaging** # Table 55. Package Characteristics | Parameter | Description | Conditions | Min | Тур | Max | Units | |----------------|--------------------------------------------|------------|-----|-------|-----|---------| | T <sub>A</sub> | Operating ambient temperature | - | -40 | 25.00 | 105 | °C | | T <sub>J</sub> | Operating junction temperature | - | -40 | _ | 125 | °C | | $T_JA$ | Package θ <sub>JA</sub> (56-pin QFN) | - | _ | 16.9 | - | °C/watt | | $T_{JC}$ | Package $\theta_{JC}$ (56-pin QFN) | - | _ | 9.7 | - | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (76-ball WLCSP) | - | _ | 20.1 | - | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (76-ball WLCSP) | - | _ | 0.19 | - | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (76-ball Thin WLCSP) | - | _ | 20.9 | - | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (76-ball Thin WLCSP) | - | - | 0.17 | - | °C/watt | | $T_JA$ | Package $\theta_{JA}$ (68-ball WLCSP) | | _ | 16.6 | - | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (68-ball WLCSP) | | _ | 0.19 | - | °C/watt | | $T_{JA}$ | Package $\theta_{JA}$ (68-ball Thin WLCSP) | | _ | 16.6 | - | °C/watt | | $T_JC$ | Package $\theta_{JC}$ (68-ball Thin WLCSP) | | - | 0.19 | _ | °C/watt | # Table 56. Solder Reflow Peak Temperature | Package | Maximum Peak<br>Temperature | Maximum Time at Peak Temperature | |--------------|-----------------------------|----------------------------------| | All packages | 260 °C | 30 seconds | # Table 57. Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2 | Package | MSL | |--------------------|-------| | 56-pin QFN | MSL 3 | | All WLCSP packages | MSL 1 | # Table 58. Package Details | Spec ID | Package | Description | |--------------------|--------------------|-----------------------------| | 001-58740 Rev. *C | 56-pin QFN | 7.0 mm × 7.0 mm × 0.6 mm | | 001-96603 Rev. *A | 76-ball WLCSP | 4.04 mm × 3.87 mm × 0.55 mm | | 002-10658, Rev. ** | 76-ball thin WLCSP | 4.04 mm × 3.87 mm × 0.4 mm | | 001-92343 Rev. *A | 68-ball WLCSP | 3.52 mm × 3.91 mm × 0.55 mm | | 001-99408 Rev ** | 68-ball Thin WLCSP | 52 mm × 3.91 mm × 0.4 mm | Document Number: 002-23052 Rev. \*\* Page 39 of 49 Figure 6. 56-Pin QFN 7 mm $\times$ 7 mm $\times$ 0.6 mm #### NOTES: - 1. MATCH AREA IS SOLDERABLE EXPOSED PAD - 2. BASED ON REF JEDEC # MO-248 - 3. ALL DIMENSIONS ARE IN MILLIMETERS 001-58740 \*C The center pad on the QFN package must be connected to ground (V<sub>SS</sub>) for the proper operation of the device. ## **WLCSP Compatibility** The PSoC 4XXX\_BLE family has products with 128 KB (16KB SRAM) and 256 KB (32KB SRAM) Flash. Package pin-outs and sizes are identical for the 56-pin QFN package but are different in one dimension for the 68-ball WLCSP. The 256KB Flash product has an extra column of balls which are required for mechanical integrity purposes in the Chip-Scale package. With consideration for this difference, the land pattern on the PCB may be designed such that either product may be used with no change to the PCB design. Figure 7 shows the 128KB and 256 KB Flash CSP packages. CONNECTED PADS NC PADS PACKAGE CENTER PACK BOUNDARY FIDUCIAL FOR 28K FIDUCIAL FOR 28K Figure 7. 128KB and 256 KB Flash CSP Packages The rightmost column of (all NC, No Connect) balls in the 256K BLE WLCSP is for mechanical integrity purposes. The package is thus wider (3.2 mm versus 2.8 mm). All other dimensions are identical. Cypress will provide layout symbols for PCB layout. The scheme in Figure 7 is implemented to design the PCB for the 256K BLE package with the appropriate space requirements thus allowing use of either package at a later time without redesigning the Printed Circuit Board. Figure 8. 68-Ball WLCSP Package Outline #### NOTES: 1. REFERENCE JEDEC PUBLICATION 95, DESIGN GUIDE 4.18 **TOP VIEW** 2. ALL DIMENSIONS ARE IN MILLIMETERS 001-92343 \*A ## NOTES: - 1. REFERENCE JEDEC PUBLICATION 95, DESIGN GUIDE 4.18 - 2. ALL DIMENSIONS ARE IN MILLIMETERS 001-99408 \*\* Figure 10. 76-Ball WLCSP Package Outline | | DIMENSIONS | | | | | | |--------|----------------|------|------|--|--|--| | SYMBOL | MIN. | NOM. | MAX. | | | | | Α | - | - | 0.55 | | | | | A1 | 0.18 | 0.21 | 0.24 | | | | | D | 3.87 BSC | | | | | | | E | 4.04 BSC | | | | | | | D1 | 3.20 BSC | | | | | | | E1 | 3.20 BSC | | | | | | | MD | 9 | | | | | | | ME | 9 | | | | | | | N | 76 | | | | | | | Øь | 0.23 0.26 0.29 | | | | | | | eD | 0.40 BSC | | | | | | | eE | 0.40 BSC | | | | | | | SD | 0.381 BSC | | | | | | | SE | 0.321 BSC | | | | | | #### NOTES: - 1. ALL DIMENSIONS ARE IN MILLIMETERS. - 2. SOLDER BALL POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - 3. "e" REPRESENTS THE SOLDER BALL GRID PITCH. - 4. SYMBOL "MD" IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. SYMBOL "ME" IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. N IS THE NUMBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX SIZE MD X ME. - DIMENSION "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A PLANE PARALLEL TO DATUM C. - \*SD" AND "SE" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND DEFINE THE POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" OR "SE" = 0. WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW, "SD" = eD/2 AND "SE" = eE/2. - A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS. - 9. JEDEC SPECIFICATION NO. REF: N/A 001-96603 \*B Figure 11. 76-Ball Thin WLCSP Package Outline | | | | | NOTES: | |--------|-------|-------------------|-------|-----------------| | | | DIMENSIONS | | ALL DIMENSIC | | SYMBOL | MIN. | NOM. | MAX. | 2. SOLDER BALL | | Α | - | - | 0.40 | 3. "e" REPRESEN | | A1 | 0.072 | 0.08 | 0.088 | 4. SYMBOL "MD" | | D | | 3.87 BSC | | SYMBOL "ME" | | E | | N IS THE NUM | | | | D1 | | SIZE MD X ME | | | | E1 | | 3.20 BSC | | 5. DIMENSION "b | | MD | | 9 | | PLANE PARAL | | ME | | 6.\ "SD" AND "SE" | | | | N | | 76 | | DEFINE THE F | 0.25 0.40 BSC 0.40 BSC 0.381 0.321 0.28 - ONS ARE IN MILLIMETERS. - L POSITION DESIGNATION PER JEP95, SECTION 3, SPP-020. - ENTS THE SOLDER BALL GRID PITCH. - " IS THE BALL MATRIX SIZE IN THE "D" DIRECTION. " IS THE BALL MATRIX SIZE IN THE "E" DIRECTION. MBER OF POPULATED SOLDER BALL POSITIONS FOR MATRIX - "b" IS MEASURED AT THE MAXIMUM BALL DIAMETER IN A LLEL TO DATUM C. - E" ARE MEASURED WITH RESPECT TO DATUMS A AND B AND POSITION OF THE CENTER SOLDER BALL IN THE OUTER ROW. WHEN THERE IS AN ODD NUMBER OF SOLDER BALLS IN THE OUTER ROW, - WHEN THERE IS AN EVEN NUMBER OF SOLDER BALLS IN THE OUTER ROW. "SD" = eD/2 AND "SE" = eE/2. - 1 A1 CORNER TO BE IDENTIFIED BY CHAMFER, LASER OR INK MARK METALIZED MARK, INDENTATION OR OTHER MEANS. - 8. "+" INDICATES THE THEORETICAL CENTER OF DEPOPULATED SOLDER BALLS 002-10658 \*\* Øь eD eЕ SD SE 0.22 # **Acronyms** Table 59. Acronyms Used in this Document | Acronym | Description | |------------------|-------------------------------------------------------------------------------------------------| | ABUS | analog local bus | | ADC | analog-to-digital converter | | AG | analog global | | АНВ | AMBA (advanced microcontroller bus architecture) high-performance bus, an Arm data transfer bus | | ALU | arithmetic logic unit | | AMUXBUS | analog multiplexer bus | | API | application programming interface | | APSR | application program status register | | Arm <sup>®</sup> | advanced RISC machine, a CPU architecture | | ATM | automatic thump mode | | BW | bandwidth | | CAN | Controller Area Network, a communications protocol | | CMRR | common-mode rejection ratio | | CPU | central processing unit | | CRC | cyclic redundancy check, an error-checking protocol | | DAC | digital-to-analog converter, see also IDAC, VDAC | | DFB | digital filter block | | DIO | digital input/output, GPIO with only digital capabilities, no analog. See GPIO. | | DMIPS | Dhrystone million instructions per second | | DMA | direct memory access, see also TD | | DNL | differential nonlinearity, see also INL | | DNU | do not use | | DR | port write data registers | | DSI | digital system interconnect | | DWT | data watchpoint and trace | | ECC | error correcting code | | ECO | external crystal oscillator | | EEPROM | electrically erasable programmable read-only memory | | EMI | electromagnetic interference | | EMIF | external memory interface | | EOC | end of conversion | | EOF | end of frame | | EPSR | execution program status register | | ESD | electrostatic discharge | Table 59. Acronyms Used in this Document (continued) | Acronym | Description | |--------------------------|--------------------------------------------------------| | ETM | embedded trace macrocell | | FET | field-effect transistor | | FIR | finite impulse response, see also IIR | | FPB | flash patch and breakpoint | | FS | full-speed | | GPIO | general-purpose input/output, applies to a PSoC pin | | HCI | host controller interface | | HVI | high-voltage interrupt, see also LVI, LVD | | IC | integrated circuit | | IDAC | current DAC, see also DAC, VDAC | | IDE | integrated development environment | | I <sup>2</sup> C, or IIC | Inter-Integrated Circuit, a communications protocol | | IIR | infinite impulse response, see also FIR | | ILO | internal low-speed oscillator, see also IMO | | IMO | internal main oscillator, see also ILO | | INL | integral nonlinearity, see also DNL | | I/O | input/output, see also GPIO, DIO, SIO, USBIO | | IPOR | initial power-on reset | | IPSR | interrupt program status register | | IRQ | interrupt request | | ITM | instrumentation trace macrocell | | LCD | liquid crystal display | | LIN | Local Interconnect Network, a communications protocol. | | LR | link register | | LUT | lookup table | | LVD | low-voltage detect, see also LVI | | LVI | low-voltage interrupt, see also HVI | | LVTTL | low-voltage transistor-transistor logic | | MAC | multiply-accumulate | | MCU | microcontroller unit | | MISO | master-in slave-out | | NC | no connect | | NMI | nonmaskable interrupt | | NRZ | non-return-to-zero | | NVIC | nested vectored interrupt controller | | | | Document Number: 002-23052 Rev. \*\* Page 45 of 49 Table 59. Acronyms Used in this Document (continued) | Opamp operational amplifier PAL programmable array logic, see also PLE PC program counter PCB printed circuit board PGA programmable gain amplifier PHUB peripheral hub PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset PRES precise power-on reset | 0 | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------| | PC program counter PCB printed circuit board PGA programmable gain amplifier PHUB peripheral hub PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | 0 | | PCB printed circuit board PGA programmable gain amplifier PHUB peripheral hub PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PAPLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PGA programmable gain amplifier PHUB peripheral hub PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PHUB peripheral hub PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PHY physical layer PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PICU port interrupt control unit PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PLA programmable logic array PLD programmable logic device, see also PA PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PLD programmable logic device, see also PAPLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PLL phase-locked loop PMDD package material declaration data shee POR power-on reset | | | PMDD package material declaration data shee POR power-on reset | AL. | | POR power-on reset | | | l l | t | | PRES precise power-on reset | | | | | | PRS pseudo random sequence | | | PS port read data register | | | PSoC <sup>®</sup> Programmable System-on-Chip™ | | | PSRR power supply rejection ratio | | | PWM pulse-width modulator | | | RAM random-access memory | | | RISC reduced-instruction-set computing | | | RMS root-mean-square | | | RTC real-time clock | | | RTL register transfer language | | | RTR remote transmission request | | | RX receive | | | SAR successive approximation register | | | SC/CT switched capacitor/continuous time | | | SCL I <sup>2</sup> C serial clock | | | SDA I <sup>2</sup> C serial data | | | S/H sample and hold | | | SINAD signal to noise and distortion ratio | | | SIO special input/output, GPIO with advance features. See GPIO. | ed | | SOC start of conversion | | | SOF start of frame | | | SPI Serial Peripheral Interface, a communic protocol | ations | | SR slew rate | | | SRAM static random access memory | | Table 59. Acronyms Used in this Document (continued) | Acronym | Description | |---------|------------------------------------------------------------------------| | SRES | software reset | | STN | super twisted nematic | | SWD | serial wire debug, a test protocol | | SWV | single-wire viewer | | TD | transaction descriptor, see also DMA | | THD | total harmonic distortion | | TIA | transimpedance amplifier | | TN | twisted nematic | | TRM | technical reference manual | | TTL | transistor-transistor logic | | TX | transmit | | UART | Universal Asynchronous Transmitter Receiver, a communications protocol | | UDB | universal digital block | | USB | Universal Serial Bus | | USBIO | USB input/output, PSoC pins used to connect to a USB port | | VDAC | voltage DAC, see also DAC, IDAC | | WDT | watchdog timer | | WOL | write once latch, see also NVL | | WRES | watchdog timer reset | | XRES | external reset I/O pin | | XTAL | crystal | Document Number: 002-23052 Rev. \*\* Page 46 of 49 # **Document Conventions** # **Units of Measure** ## Table 60. Units of Measure | Table 60. Units of Measure | | | | | | |----------------------------|------------------------|--|--|--|--| | Symbol Unit of Measure | | | | | | | °C | degrees Celsius | | | | | | dB | decibel | | | | | | dBm | decibel-milliwatts | | | | | | fF | femtofarads | | | | | | Hz | hertz | | | | | | KB | 1024 bytes | | | | | | kbps | kilobits per second | | | | | | Khr | kilohour | | | | | | kHz | kilohertz | | | | | | kΩ | kilo ohm | | | | | | ksps | kilosamples per second | | | | | | LSB | least significant bit | | | | | | Mbps | megabits per second | | | | | | MHz | megahertz | | | | | | ΜΩ | mega-ohm | | | | | | Msps | megasamples per second | | | | | | μΑ | microampere | | | | | | μF | microfarad | | | | | | μH | microhenry | | | | | | μs | microsecond | | | | | | μV | microvolt | | | | | | μW | microwatt | | | | | | mA | milliampere | | | | | | ms | millisecond | | | | | | mV | millivolt | | | | | | nA | nanoampere | | | | | | ns | nanosecond | | | | | | nV | nanovolt | | | | | | Ω | ohm | | | | | | pF | picofarad | | | | | | ppm | parts per million | | | | | | ps | picosecond | | | | | | s | second | | | | | | sps | samples per second | | | | | | sqrtHz | square root of hertz | | | | | | V | volt | | | | | | | | | | | | # **Revision History** | Description Title: PSoC <sup>®</sup> 4: PSoC 4100_BLE Family Datasheet Programmable System-on-Chip (PSoC <sup>®</sup> ) Document Number: 002-23052 | | | | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|--------------------|-----------------------|--|--| | Revision | ECN | Orig. of<br>Change | Submission<br>Date | Description of Change | | | | ** | 6078076 | PMAD/<br>WKA | 02/22/2018 | New datasheet | | | # Sales, Solutions, and Legal Information ### Worldwide Sales and Design Support Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations. cypress.com/usb cypress.com/wireless ## **Products** **USB Controllers** Wireless Connectivity Arm® Cortex® Microcontrollers cypress.com/arm Automotive cypress.com/automotive Clocks & Buffers cypress.com/clocks Interface cypress.com/interface Internet of Things cypress.com/iot Memory cypress.com/memory Microcontrollers cypress.com/mcu **PSoC** cypress.com/psoc Power Management ICs cypress.com/pmic Touch Sensing cypress.com/touch # PSoC® Solutions PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU ## **Cypress Developer Community** Community | Projects | Video | Blogs | Training | Components ### **Technical Support** cypress.com/support © Cypress Semiconductor Corporation, 2018. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress hereby grants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as provided by Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited. TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability anising out of fine application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or rorgaraming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weapons systems, unclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substances management, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a device or system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners. Document Number: 002-23052 Rev. \*\* Revised February 22, 2018 Page 49 of 49