

#### Important notice

Dear Customer,

On 7 February 2017 the former NXP Standard Product business became a new company with the tradename **Nexperia**. Nexperia is an industry leading supplier of Discrete, Logic and PowerMOS semiconductors with its focus on the automotive, industrial, computing, consumer and wearable application markets

In data sheets and application notes which still contain NXP or Philips Semiconductors references, use the references to Nexperia, as shown below.

Instead of <a href="http://www.nxp.com">http://www.nxp.com</a>, <a href="http://www.semiconductors.philips.com/">http://www.nxp.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>, <a href="http://www.nexperia.com">http://www.nexperia.com</a>,

Instead of sales.addresses@www.nxp.com or sales.addresses@www.semiconductors.philips.com, use salesaddresses@nexperia.com (email)

Replace the copyright notice at the bottom of each page or elsewhere in the document, depending on the version, as shown below:

- © NXP N.V. (year). All rights reserved or © Koninklijke Philips Electronics N.V. (year). All rights reserved

Should be replaced with:

- © Nexperia B.V. (year). All rights reserved.

If you have any questions related to the data sheet, please contact our nearest sales office via e-mail or telephone (details via **salesaddresses@nexperia.com**). Thank you for your cooperation and understanding,

Kind regards,

Team Nexperia

# **DISCRETE SEMICONDUCTORS**

# DATA SHEET

# **PDTA115E series** PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

Product data sheet Supersedes data of 2004 May 05 2004 Jul 30



# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

## PDTA115E series

#### **FEATURES**

- Built-in bias resistors
- · Simplified circuit design
- Reduction of component count
- · Reduced pick and place costs.

### **APPLICATIONS**

- General purpose switching and amplification
- · Inverter and interface circuits
- Circuit driver.

#### QUICK REFERENCE DATA

| SYMBOL    | PARAMETER                 | TYP. | MAX. | UNIT |
|-----------|---------------------------|------|------|------|
| $V_{CEO}$ | collector-emitter voltage | _    | -50  | V    |
| Io        | output current (DC)       | _    | -20  | mA   |
| R1        | bias resistor             | 100  | _    | kΩ   |
| R2        | bias resistor             | 100  | _    | kΩ   |

### **DESCRIPTION**

PNP resistor-equipped transistor (see "Simplified outline, symbol and pinning" for package details).

### **PRODUCT OVERVIEW**

| TYPE NUMBER | PACI          | KAGE                    | MARKING CODE       | NPN COMPLEMENT |
|-------------|---------------|-------------------------|--------------------|----------------|
| ITPE NUMBER | PHILIPS       | ILIPS EIAJ MARKING CODE |                    | NPN COMPLEMENT |
| PDTA115EE   | SOT416        | SC-75                   | 5E                 | PDTC115EE      |
| PDTA115EEF  | SOT490        | SC-89                   | 6B                 | PDTC115EEF     |
| PDTA115EK   | SOT346        | SC-59                   | 62                 | PDTC115EK      |
| PDTA115EM   | SOT883        | SC-101                  | F6                 | PDTC115EM      |
| PDTA115ES   | SOT54 (TO-92) | SC-43                   | TA115E             | PDTC115ES      |
| PDTA115ET   | SOT23         | _                       | *AB <sup>(1)</sup> | PDTC115ET      |
| PDTA115EU   | SOT323        | SC-70                   | *7C <sup>(1)</sup> | PDTC115EU      |

## Note

<sup>1. \* =</sup> p: Made in Hong Kong.

<sup>\* =</sup> t: Made in Malaysia.

<sup>\* =</sup> W: Made in China.

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

## SIMPLIFIED OUTLINE, SYMBOL AND PINNING

| TVDE NUMBER                                        | CIMPLIFIED OUTLINE AND CYMPOL  | PINNING |                              |  |
|----------------------------------------------------|--------------------------------|---------|------------------------------|--|
| TYPE NUMBER                                        | SIMPLIFIED OUTLINE AND SYMBOL  | PIN     | DESCRIPTION                  |  |
| PDTA115ES                                          | R1                             | 1 2 3   | base<br>collector<br>emitter |  |
| PDTA115EE PDTA115EEF PDTA115EK PDTA115ET PDTA115EU | Top view  3  1  R1  R2  MDB271 | 1 2 3   | base<br>emitter<br>collector |  |
| PDTA115EM                                          | 2 R1 R2 R2 MDB267              | 1 2 3   | base<br>emitter<br>collector |  |

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

### **ORDERING INFORMATION**

| TYPE NUMBER | PACKAGE |                                                                                              |         |  |  |  |  |
|-------------|---------|----------------------------------------------------------------------------------------------|---------|--|--|--|--|
| ITPE NUMBER | NAME    | DESCRIPTION                                                                                  | VERSION |  |  |  |  |
| PDTA115EE   | _       | plastic surface mounted package; 3 leads                                                     | SOT416  |  |  |  |  |
| PDTA115EEF  | _       | plastic surface mounted package; 3 leads                                                     | SOT490  |  |  |  |  |
| PDTA115EK   | _       | plastic surface mounted package; 3 leads                                                     | SOT346  |  |  |  |  |
| PDTA115EM   | _       | leadless ultra small plastic package; 3 solder lands; body $1.0\times0.6\times0.5~\text{mm}$ | SOT883  |  |  |  |  |
| PDTA115ES   | _       | plastic single-ended leaded (through hole) package; 3 leads                                  | SOT54   |  |  |  |  |
| PDTA115ET   | _       | plastic surface mounted package; 3 leads                                                     | SOT23   |  |  |  |  |
| PDTA115EU   | _       | plastic surface mounted package; 3 leads                                                     | SOT323  |  |  |  |  |

## **LIMITING VALUES**

In accordance with the Absolute Maximum Rating System (IEC 60134).

| SYMBOL           | PARAMETER                     | CONDITIONS               | MIN. | MAX. | UNIT |
|------------------|-------------------------------|--------------------------|------|------|------|
| V <sub>CBO</sub> | collector-base voltage        | open emitter             | _    | -50  | V    |
| V <sub>CEO</sub> | collector-emitter voltage     | open base                | _    | -50  | V    |
| V <sub>EBO</sub> | emitter-base voltage          | open collector           | _    | -10  | V    |
| VI               | input voltage                 |                          |      |      |      |
|                  | positive                      |                          | _    | +10  | V    |
|                  | negative                      |                          | _    | -40  | V    |
| Io               | output current (DC)           |                          | _    | -20  | mA   |
| I <sub>CM</sub>  | peak collector current        |                          | _    | -100 | mA   |
| P <sub>tot</sub> | total power dissipation       | T <sub>amb</sub> ≤ 25 °C |      |      |      |
|                  | SOT23                         | note 1                   | _    | 250  | mW   |
|                  | SOT54                         | note 1                   | _    | 500  | mW   |
|                  | SOT323                        | note 1                   | _    | 200  | mW   |
|                  | SOT346                        | note 1                   | _    | 250  | mW   |
|                  | SOT416                        | note 1                   | _    | 150  | mW   |
|                  | SOT490                        | notes 1 and 2            | _    | 250  | mW   |
|                  | SOT883                        | notes 2 and 3            | _    | 250  | mW   |
| T <sub>stg</sub> | storage temperature           |                          | -65  | +150 | °C   |
| Tj               | junction temperature          |                          | -    | 150  | °C   |
| T <sub>amb</sub> | operating ambient temperature |                          | -65  | +150 | °C   |

### **Notes**

- 1. Refer to standard mounting conditions.
- 2. Reflow soldering is the only recommended soldering method.
- 3. Refer to SOT883 standard mounting conditions; FR4 with 60  $\mu m$  copper strip line.

2004 Jul 30

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

### THERMAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                   | CONDITIONS               | VALUE | UNIT |
|----------------------|---------------------------------------------|--------------------------|-------|------|
| R <sub>th(j-a)</sub> | thermal resistance from junction to ambient | T <sub>amb</sub> ≤ 25 °C |       |      |
|                      | SOT23                                       | note 1                   | 500   | K/W  |
|                      | SOT54                                       | note 1                   | 250   | K/W  |
|                      | SOT323                                      | note 1                   | 625   | K/W  |
|                      | SOT346                                      | note 1                   | 500   | K/W  |
|                      | SOT416                                      | note 1                   | 833   | K/W  |
|                      | SOT490                                      | notes 1 and 2            | 500   | K/W  |
|                      | SOT883                                      | notes 2 and 3            | 500   | K/W  |

### **Notes**

- 1. Refer to standard mounting conditions.
- 2. Reflow soldering is the only recommended soldering method.
- 3. Refer to SOT883 standard mounting conditions; FR4 with 60  $\mu m$  copper strip line.

## **CHARACTERISTICS**

 $T_{amb}$  = 25 °C unless otherwise specified.

| SYMBOL              | PARAMETER                            | CONDITIONS                                                                 | MIN. | TYP. | MAX. | UNIT |
|---------------------|--------------------------------------|----------------------------------------------------------------------------|------|------|------|------|
| I <sub>CBO</sub>    | collector-base cut-off current       | $V_{CB} = -50 \text{ V}; I_E = 0 \text{ A}$                                | _    | _    | -100 | nA   |
| I <sub>CEO</sub>    | collector-emitter cut-off current    | $V_{CE} = -30 \text{ V}; I_B = 0 \text{ A}$                                | _    | _    | -1   | μΑ   |
|                     |                                      | $V_{CE} = -30 \text{ V}; I_{B} = 0 \text{ A};$<br>$T_{j} = 150 \text{ °C}$ | _    | _    | -50  | μΑ   |
| I <sub>EBO</sub>    | emitter-base cut-off current         | $V_{EB} = -5 \text{ V}; I_C = 0 \text{ A}$                                 | _    | _    | -50  | μΑ   |
| h <sub>FE</sub>     | DC current gain                      | $V_{CE} = -5 \text{ V}; I_{C} = -5 \text{ mA}$                             | 80   | _    | _    |      |
| V <sub>CEsat</sub>  | collector-emitter saturation voltage | $I_C = -5 \text{ mA}; I_B = -0.25 \text{ mA}$                              | _    | _    | -150 | mV   |
| V <sub>i(off)</sub> | input-off voltage                    | $I_C = -100 \mu A; V_{CE} = -5 V$                                          | _    | -1.2 | -0.5 | V    |
| V <sub>i(on)</sub>  | input-on voltage                     | $I_C = -1 \text{ mA}; V_{CE} = -0.3 \text{ V}$                             | -3   | -1.6 | _    | V    |
| R1                  | input resistor                       |                                                                            | 70   | 100  | 130  | kΩ   |
| <u>R2</u><br>R1     | resistor ratio                       |                                                                            | 0.8  | 1    | 1.2  |      |
| C <sub>c</sub>      | collector capacitance                | $I_E = I_e = 0 \text{ A}; V_{CB} = -10 \text{ V};$<br>f = 1 MHz            | _    | _    | 3    | pF   |

# PNP resistor-equipped transistors; $R1 = 100 \text{ k}\Omega$ , $R2 = 100 \text{ k}\Omega$

# PDTA115E series

### **PACKAGE OUTLINES**

UNIT

Plastic surface-mounted package; 3 leads

**SOT416** 



| OUTLINE |     | REFERENCES |       |  | EUROPEAN ISSUE DAT |                                 |  |
|---------|-----|------------|-------|--|--------------------|---------------------------------|--|
| VERSION | IEC | JEDEC      | JEITA |  | PROJECTION         | ISSUE DATE                      |  |
| SOT416  |     |            | SC-75 |  |                    | <del>04-11-04</del><br>06-03-16 |  |

e<sub>1</sub>

 $\mathsf{H}_{\mathsf{E}}$ 

1.75

1.45

 $\mathbf{L}_{\mathbf{p}}$ 

0.45

0.15

Q

0.23

0.2

2004 Jul 30 6

bp

0.30

0.15

0.25

0.10

0.9

max

0.95

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

## Plastic surface-mounted package; 3 leads

SOT490



| OUTLINE |     | REFERENCES EUROPEAN |       |  |            | ISSUE DATE                      |
|---------|-----|---------------------|-------|--|------------|---------------------------------|
| VERSION | IEC | JEDEC               | JEITA |  | PROJECTION | ISSUE DATE                      |
| SOT490  |     |                     | SC-89 |  |            | <del>05-07-28</del><br>06-03-16 |

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

## Plastic surface-mounted package; 3 leads SOT346



| OUTLINE |     | REFERENCES EUROPEAN |        | EUROPEAN | ISSUE DATE |                                  |
|---------|-----|---------------------|--------|----------|------------|----------------------------------|
| VERSION | IEC | JEDEC               | JEITA  |          | PROJECTION | ISSUE DATE                       |
| SOT346  |     | TO-236              | SC-59A |          |            | <del>-04-11-11</del><br>06-03-16 |

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

## Leadless ultra small plastic package; 3 solder lands; body 1.0 x 0.6 x 0.5 mm

**SOT883** 



| OUTLINE |     | REFER | REFERENCES |  | EUROPEAN   | ISSUE DATE                      |
|---------|-----|-------|------------|--|------------|---------------------------------|
| VERSION | IEC | JEDEC | JEITA      |  | PROJECTION | ISSUE DATE                      |
| SOT883  |     |       | SC-101     |  |            | <del>03-02-05</del><br>03-04-03 |

# PNP resistor-equipped transistors; $R1 = 100 \text{ k}\Omega$ , $R2 = 100 \text{ k}\Omega$

# PDTA115E series

## Plastic single-ended leaded (through hole) package; 3 leads

SOT54



#### mm

5.0

0.40

0.55

0.38

4.4

1. Terminal dimensions within this zone are uncontrolled to allow for flow of plastic and terminal irregularities.

1.4

3.6

| OUTLINE |                    | REFERENCES |            |            | EUROPEAN ISSUE DATE |                                 |
|---------|--------------------|------------|------------|------------|---------------------|---------------------------------|
| VERSION | ON IEC JEDEC JEITA |            | PROJECTION | ISSUE DATE |                     |                                 |
| SOT54   |                    | TO-92      | SC-43A     |            |                     | <del>04-06-28</del><br>04-11-16 |

1.27

2.5

12.7

2.54

2004 Jul 30 10

# PNP resistor-equipped transistors; $R1 = 100 \text{ k}\Omega$ , $R2 = 100 \text{ k}\Omega$

# PDTA115E series

## Plastic surface-mounted package; 3 leads

SOT23



| OUTLINE | REFERENCES |          | EUROPEAN | ISSUE DATE |                                 |
|---------|------------|----------|----------|------------|---------------------------------|
| VERSION | IEC        | JEDEC    | JEITA    | PROJECTION | ISSUE DATE                      |
| SOT23   |            | TO-236AB |          |            | <del>04-11-04</del><br>06-03-16 |

0.2

0.1

1.9

2004 Jul 30 11

0.38

0.9

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

# PDTA115E series

## Plastic surface-mounted package; 3 leads

**SOT323** 



| VERSION IEC JEDEC JEITA PROJECTION | OUTLINE | REFERENCES |       |       |  | EUROPEAN   | ISSUE DATE                       |
|------------------------------------|---------|------------|-------|-------|--|------------|----------------------------------|
| SOT323 SC-70 SC-70 04-11-0         | VERSION | IEC        | JEDEC | JEITA |  | PROJECTION | 155UE DATE                       |
| 36-70 06-03-10                     | SOT323  |            |       | SC-70 |  |            | <del>-04-11-04</del><br>06-03-16 |

# PNP resistor-equipped transistors; R1 = 100 k $\Omega$ , R2 = 100 k $\Omega$

## PDTA115E series

#### **DATA SHEET STATUS**

| DOCUMENT<br>STATUS <sup>(1)</sup> | PRODUCT<br>STATUS <sup>(2)</sup> | DEFINITION                                                                            |
|-----------------------------------|----------------------------------|---------------------------------------------------------------------------------------|
| Objective data sheet              | Development                      | This document contains data from the objective specification for product development. |
| Preliminary data sheet            | Qualification                    | This document contains data from the preliminary specification.                       |
| Product data sheet                | Production                       | This document contains the product specification.                                     |

#### **Notes**

- 1. Please consult the most recently issued document before initiating or completing a design.
- 2. The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### **DISCLAIMERS**

**General** — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

**Limiting values** — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to

the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at http://www.nxp.com/profile/terms, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

**Quick reference data** — The Quick reference data is an extract of the product data given in the Limiting values and Characteristics sections of this document, and as such is not complete, exhaustive or legally binding.

# **NXP Semiconductors**

### **Customer notification**

This data sheet was changed to reflect the new company name NXP Semiconductors, including new legal definitions and disclaimers. No changes were made to the technical content, except for package outline drawings which were updated to the latest version.

#### **Contact information**

For additional information please visit: http://www.nxp.com
For sales offices addresses send e-mail to: salesaddresses@nxp.com

© NXP B.V. 2009

All rights are reserved. Reproduction in whole or in part is prohibited without the prior written consent of the copyright owner.

The information presented in this document does not form part of any quotation or contract, is believed to be accurate and reliable and may be changed without notice. No liability will be accepted by the publisher for any consequence of its use. Publication thereof does not convey nor imply any license under patent- or other industrial or intellectual property rights.

Printed in The Netherlands R75/03/pp14 Date of release: 2004 Jul 30 Document order number: 9397 750 13648

