# Integrated 12V N-Channel Gate Drivers with Two 60A N-Channel MOSFETs ## **General Description** The uP9636 is a single PWM, high voltage MOSFET driver integrated with two internal N-channel MOSFETs. The LX and LX\_C are controlled by PWM. The uP9636 features adaptive anti-shoot-through protection that prevents cross-conduction of the internal MOSFET. This part has an integrated bootstrap switch to help minimize the external component count. This device also supports supply input under voltage lockout. The uP9636 is available in thermally enhanced WQFN4x4-26L package. # **Ordering Information** | Order Number | Package | Top Marking | | | | |--------------|---------------|-------------|--|--|--| | uP9636PQMY | WQFN4x4 - 26L | uP9636P | | | | #### Note: - (1) Please check the sample/production availability with uPI representatives. - (2) uPI products are compatible with the current IPC/ JEDEC J-STD-020 requirements. They are halogen-free, RoHS compliant and 100% matte tin (Sn) plating that are suitable for use in SnPb or Pb-free soldering processes. # Pin Configuration #### . Features - Wide Input Voltage Range: 2.5V to 25V - Supply Driver VCC Voltage Range: 4.5V to 13.2V - Integrated Two N-Channel MOSFETs - Integrated Bootstrap Switch - Two Independent Channels with High Current Drive - 5V/3.3V Compatible Inputs - Anti-Shoot-Through Protection Circuitry - Under Voltage Lockout for Supply Input - WQFN4x4-26L Package - RoHS Compliant and Halogen Free ## **Applications** - High/Low Side Power Stage - Synchronous Rectification - Wireless Charger # Typical Application Circuit # Functional Block Diagram # Functional Pin Description | Pin No. | Pin Name | Pin Function | | | |--------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 1 | VCC | <b>Supply Voltage for the IC.</b> This pin provides bias voltage for the IC. Connect this pin to 12V voltage source and bypass it with an R/C filter. | | | | 2,20,22,24 | NC | Not Internally Connected. | | | | 3, 17-19 | VIN | Power Supply Input. Input voltage that supplies current to the output voltage. | | | | 4-13 | PGND | <b>Power Ground for the IC.</b> All voltage levels are measured with respect to this pin. | | | | 14-16 | | <b>LX Switch Node.</b> This pin in the IC is the source of the upper MOSFET and the drain of the lower MOSFET. | | | | 21 | LX_C | <b>LX Switch Node.</b> This pin in the IC is the source of the upper MOSFET and the drain of the lower MOSFET. | | | | 23 | воот | <b>Bootstrap Supply.</b> For the floating upper gate driver. Connect the bootstrap capacitor $C_{\text{BOOT}}$ between BOOT pin and the LX pin to form a bootstrap circuit. The bootstrap capacitor provides the charge to turn on the upper MOSFET. Make sure that $C_{\text{BOOT}}$ is placed near the IC. | | | | 25 | PWM | <b>PWM Input.</b> This pin receives logic level input and controls the LX and LX_C. | | | | 26 EN | | <b>Enable Control.</b> This pin disables normal operation and forces LX and LX_C. There is no internal pull-up or pull-low mechanism to this pin. | | | | 27 | LX Exposed Pad I | <b>Switch Node.</b> This pin in the IC is the source of the upper MOSFET and the drain of the lower MOSFET. | | | | 28 VIN Exposed Pad II Power Supply Input. Input voltage that | | Power Supply Input. Input voltage that supplies current to the output voltage. | | | # Functional Description #### **Enable Control** The EN pin controls the LX and LX\_C off. Logic input high to EN pin enables the LX and LX\_C after a delay time $T_{\text{PDHDEN}}$ as shown in Figure 1. During this time period, the PWM pin stays at high input impedance state, the LX and LX\_C outputs are kept low, and the internal control circuit does not respond to the PWM input voltage. After $T_{\text{PDHDEN}}$ expires, both LX and LX\_C begin to respond to the PWM input. Figure 1. Enable Control, EN #### **Low-Side MOSFET** The low-side driver is designed to drive an internal ground referenced N-channel MOSFET. The bias to the low-side driver is internally connected to VCC supply and GND. The low-side driver output is out of phase with the PWM input when it is enabled. The low-side driver is held low if the EN pin is pulled low. #### **High-Side MOSFET** The high-side driver is designed to drive an internal floating N-channel MOSFET. The bias voltage to the high-side driver is internally connected to BOOT and LX pins. An integrated bootstrap diode that is connected between BOOT and VCC pins provides the bias current for the high side gate driver. The bootstrap capacitor CBOOT is charged to VCC when LX and LX\_C pin is grounded by turning on the low-side MOSFET. The LX rises to VIN when the high-side MOSFET is turned on, forcing the BOOT pin voltage to VIN + VCC that provides voltage to hold the internal high side MOSFET on. The high-side gate driver output is in phase with the PWM input when it is enabled. The high side driver is held low if the EN pin is pulled low. | - | Absolute Maximum Rating | |---------------------------------------------------------|--------------------------------------------------------| | (Note 1) | | | | 0.3V to +25\ | | Supply Input Voltage, VIN@VCC=12V | 0.3V to +18\ | | Supply Input Voltage, VCC | 0.3V to +15\ | | BOOT to LX | | | LX to GND | | | DC | 0.7V to VIN ± 0.7V | | <200ns | | | BOOT to GND | | | DC | | | < 200ns | 0.3V to +42V | | PWM/EN | | | | | | | 150°C | | | 260°C | | ESD Rating (Note 2) | | | | 2k\ | | Package Thermal Resistance (Note 3) | Thermal Information | | WQFN4x4-26L $\theta_{AC}$ controller and HS | 54°C/M | | WQFN4x4-26L θ <sub>JA LS</sub> | 38°C/V | | WQFN4x4-26L θ <sub>10</sub> | 21°C/M | | WQFN4x4-26L $\theta_{JC,LS}$ | 6°C/V | | Power Dissipation, $P_D @ T_A = 25^{\circ}C$ | | | WQFN4x4-26L P <sub>D, controller and HS</sub> | 2.38V | | WQFN4x4-26L P <sub>D, LS</sub> | 2.63V | | | Recommended Operation Conditions | | (Note 4) | | | | | | Operating Ambient Temperature Range | | | Supply Input Voltage, V <sub>CC</sub> | 4.5V to 13.2 | | Supply Input Voltage, V <sub>IN</sub> | 2.5V to 25 | | Supply Input Voltage, V <sub>IN</sub> + V <sub>CC</sub> | \leq 30\tag{9} | | | Ratings may cause permanent damage to the device. Thes | - **Note 1.** Stresses listed as the above *Absolute Maximum Ratings* may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - Note 2. Devices are ESD sensitive. Handling precaution recommended. - Note 3. $\theta_{JA}$ is measured in the natural convection at $T_A = 25^{\circ}\text{C}$ on a low effective thermal conductivity test board of JEDEC 51-3 thermal measurement standard. - Note 4. The device is not guaranteed to function outside its operating conditions. # Electrical Characteristics (VCC = 12V, $T_A = 25$ °C, unless otherwise specified) | Parameter | Symbol | Test Conditions | Min | Тур | Max | Unit | |--------------------------------------|----------------------|---------------------------------------------|-----|-----|-----|------| | Supply Input | | | • | | • | | | Input Voltage Range | V <sub>IN</sub> | | 2.5 | | 25 | V | | Supply Current | I <sub>cc</sub> | PWM = 0V, V <sub>CC</sub> = 12V | | 0.8 | 1.2 | mA | | VCC POR Rising Threshold | V <sub>CCRTH</sub> | V <sub>cc</sub> Rising | | 4.1 | | V | | VCC Threshold Hysteresis | V <sub>CCHYS</sub> | | | 0.3 | | V | | Power Switches | | | | | | | | Upper Switch Resistance | R <sub>HS,DSON</sub> | V <sub>cc</sub> = 12V, I <sub>D</sub> = 15A | - | 5.5 | 6.9 | mΩ | | Lower Switch Resistance | R <sub>LS,DSON</sub> | $V_{cc} = 12V, I_{D} = 15A$ | | 5.5 | 6.9 | mΩ | | HS Drain-Source Breakdown<br>Voltage | BVDSS_HS | $V_{cc} = 12V, V_{gs} = 0V, I_{ps} = 250uA$ | | 30 | | V | | LS Drain-Source Breakdown<br>Voltage | BVDSS_LS | $V_{cc} = 12V, V_{cs} = 0V, I_{ds} = 250uA$ | | 30 | | V | | HS Drain-Source Leakage Current | NDSS_HS | $V_{CC} = 12V, V_{DS} = 24V, V_{GS} = 0V$ | | | 1 | uA | | LS Drain-Source Leakage Current | IVDSS_LS | $V_{CC} = 12V, V_{DS} = 24V, V_{GS} = 0V$ | | | 1 | uA | | PWM Input | | | • | • | | | | Input High Level | PWM <sub>H</sub> | | 2.1 | | | V | | Input Low Level | PWM <sub>L</sub> | | | | 0.4 | V | | Enable Control | | | 1 | | | | | Input High | EN <sub>H</sub> | | 2 | | | V | | Input Low | ENL | | | | 0.6 | V | | | T <sub>PDHDEN</sub> | | 1 | 2 | 3 | us | | Propagation Delay Time | T <sub>PDLDEN</sub> | | 60 | 80 | 100 | ns | | Bootstrap Switch | | | • | | | | | On Resistance | R <sub>DS(ON)</sub> | Forward bias current = 10mA | | 40 | | Ω | | High-Side MOSFET and Low-Side | | I. | ı | I | l | | | | T <sub>PWMHLXH</sub> | V <sub>BOOT</sub> - V <sub>LX</sub> = 12V | | 40 | 65 | | | Propagation Delay Time | T <sub>PWMLLXL</sub> | $V_{BOOT} - V_{LX} = 12V$ | | 40 | 65 | ns | # Electrical Characteristics **EN-LX Propagation Delay** PWM-LX Propagation Delay # **Package Information** #### **WQFN4x4 - 26L** #### Note 1. Package Outline Unit Description: BSC: Basic. Represents theoretical exact dimension or dimension target MIN: Minimum dimension specified. MAX: Maximum dimension specified. REF: Reference. Represents dimension for reference use only. This value is not a device specification. TYP. Typical. Provided as a general value. This value is not a device specification. - 2. Dimensions in Millimeters. - 3. Drawing not to scale. - 4. These dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.15mm. ## **Important Notice** uPI and its subsidiaries reserve the right to make corrections, modifications, enhancements, improvements, and other changes to its products and services at any time and to discontinue any product or service without notice. Customers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. uPI products are sold subject to the terms and conditions of sale supplied at the time of order acknowledgment. However, no responsibility is assumed by uPI or its subsidiaries for its use or application of any product or circuit; nor for any infringements of patents or other rights of third parties which may result from its use or application, including but not limited to any consequential or incidental damages. No uPI components are designed, intended or authorized for use in military, aerospace, automotive applications nor in systems for surgical implantation or life-sustaining. No license is granted by implication or otherwise under any patent or patent rights of uPI or its subsidiaries. COPYRIGHT (c) 2019, uPI SEMICONDUCTOR CORP. ## uPI Semiconductor Corp. 9F.,No.5, Taiyuan 1st St. Zhubei City, Hsinchu Taiwan, R.O.C. TEL: 886.3.560.1666 FAX: 886.3.560.1888