

# TSA50N20MK 200V N-Channel MOSFET

### **General Description**

This Power MOSFET is produced using Truesemi's advanced planar stripe DMOS technology. This advanced technology has been especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulse in the avalanche and commutation mode. These devices are well suited for high efficiency switched mode power supplies, active power factor correction based on half bridge topology.



## **Features**

- 50A,200V,Max. $R_{DS(on)}$ =0.038 $\Omega @ V_{GS}$ =10V
- Low gate charge
- High ruggedness
- Fast switching
- 100% avalanche tested
- Improved dv/dt capability



# Absolute Maximum Ratings

 $T_J=25^{\circ}C$  unless otherwise specified

| <b>Absolute Maximum Ratings</b> $T_c = 25^{\circ}C$ , unless otherwise noted |                                   |          |      |  |  |
|------------------------------------------------------------------------------|-----------------------------------|----------|------|--|--|
| Parameter                                                                    | Symbol                            | Value    | Unit |  |  |
| Drain-Source Voltage (note1)                                                 | V <sub>DSS</sub>                  | 200      | V    |  |  |
| Continuous Drain Current                                                     | I <sub>D</sub>                    | 50       | •    |  |  |
| Pulsed Drain Current (note2)                                                 | I <sub>DM</sub>                   | 200      | A    |  |  |
| Gate-Source Voltage                                                          | V <sub>GSS</sub>                  | ±20      | V    |  |  |
| Single Pulse Avalanche Energy (note2)                                        | E <sub>AS</sub>                   | 400      | mJ   |  |  |
| Power Dissipation (T <sub>C</sub> = 25°C)                                    | P <sub>D</sub>                    | 34       | W/⁰C |  |  |
| Operating Junction and Storage Temperature Range                             | T <sub>J</sub> , T <sub>stg</sub> | -55~+150 |      |  |  |

# **Thermal Resistance Characteristics**

### Thermal Resistance

| Parameter                               | Symbol            | Value | Unit  |  |
|-----------------------------------------|-------------------|-------|-------|--|
| Thermal Resistance, Junction-to-Case    | R <sub>thJC</sub> | 0.5   | 00.00 |  |
| Thermal Resistance, Junction-to-Ambient | R <sub>thJA</sub> | 45    | °C/W  |  |

**FSA50N20MK** 

| -                  |
|--------------------|
| S                  |
| Ď                  |
| σī.                |
| ö                  |
| ž                  |
| 2                  |
| õ                  |
| Ž                  |
| 7                  |
| $\mathbf{\Lambda}$ |

## **Electrical Characteristics** $T_J=25^{\circ}C$ unless otherwise specified

**Specifications**  $T_J = 25^{\circ}C$ , unless otherwise noted

| Parameter                          | Symbol              |                                                                           | Value |       |       |      |
|------------------------------------|---------------------|---------------------------------------------------------------------------|-------|-------|-------|------|
|                                    |                     | Test Conditions                                                           | Min.  | Тур.  | Max.  | Unit |
| Static                             |                     |                                                                           |       |       |       |      |
| Drain-Source Breakdown Voltage     | V(BR)DSS            | $V_{GS} = 0V, I_{D} = 250\mu A$                                           | 200   |       |       | V    |
| Zero Gate Voltage Drain Current    | IDSS                | V <sub>DS</sub> = 200V, V <sub>GS</sub> = 0V, T <sub>J</sub> = 25°C       |       |       | 1     | μA   |
| Gate-Source Leakage                | IGSS                | $V_{GS} = \pm 20V, V_{DS} = 0V$                                           |       |       | ±100  | nA   |
| Gate-Source Threshold Voltage      | VGS(th)             | $V_{DS} = V_{GS}, I_D = 250 \mu A$                                        | 2     |       | 4     | V    |
| Drain-Source On-Resistance (Note4) | R <sub>DS(on)</sub> | V <sub>GS</sub> = 10V, I <sub>D</sub> = 25A                               |       | 0.030 | 0.038 | Ω    |
| Dynamic                            |                     | 1                                                                         |       | •     | ·     |      |
| Input Capacitance                  | C <sub>iss</sub>    | V <sub>GS</sub> = 0V,<br>V <sub>DS</sub> = 25V,<br>f = 1.0MHz             |       | 3538  |       | pF   |
| Output Capacitance                 | C <sub>OSS</sub>    |                                                                           |       | 657   |       |      |
| Reverse Transfer Capacitance       | C <sub>rss</sub>    |                                                                           |       | 280   |       |      |
| Total Gate Charge                  | Qg                  | V <sub>DD</sub> = 160V, I <sub>D</sub> = 50A,<br>V <sub>GS</sub> 0 to 10V |       | 244   |       | nC   |
| Gate-Source Charge                 | Q <sub>gs</sub>     |                                                                           |       | 16    |       |      |
| Gate-Drain Charge                  | Q <sub>gd</sub>     |                                                                           |       | 144   |       |      |
| Turn-on Delay Time                 | <sup>t</sup> d(on)  | V <sub>DD</sub> = 100V, I <sub>D</sub> = 50A,<br>VGS =10V.RG = 25Ω        |       | 53    |       |      |
| Turn-on Rise Time                  | tr                  |                                                                           |       | 65    |       | 20   |
| Turn-off Delay Time                | <sup>t</sup> d(off) |                                                                           |       | 689   |       | ns   |
| Turn-off Fall Time                 | tf                  |                                                                           |       | 230   |       |      |
| Drain-Source Body Diode Characte   | ristics             |                                                                           |       |       |       |      |
| Continuous Source Current          | ISD                 | Integral PN-diode in MOSFET                                               |       |       | 50    | ^    |
| Pulsed Source Current              | ISM                 |                                                                           |       |       | 200   | A    |
| Body Forward Voltage               | V <sub>SD</sub>     | $I_{S} = 20A, V_{GS} = 0V$                                                |       |       | 1.5   | V    |
| Reverse Recovery Time              | t <sub>rr</sub>     | V <sub>GS</sub> = 0V,I <sub>F</sub> = 10A,                                |       | 208   |       | ns   |
| Reverse Recovery Charge            | Q <sub>rr</sub>     | di <sub>F</sub> /dt =100A /µs                                             |       | 2.04  |       | μC   |

### NOTES:

- 1. Repetitive Rating: Pulse width limited by maximum junction temperature
- 2. L = 10mH, V\_{DD} = 50V, R\_G = 25 \Omega, Starting T\_J = 25 °C
- 3. Pulse Test: Pulse width  $\leq$  300µs, Duty Cycle  $\leq$  1%

TSA50N20MK



Figure 3. Drain to Source Resistance vs. Drain Current Figure 4. Drain to Source Resistance vs. Gate to Source Voltage









Figure 6. Body Diode Forward Characteristics



TSA50N20MK







**FSA50N20MK** 



TSA50N20MK



# Disclaimer

All product specifications and data are subject to change without notice.

For documents and material available from this datasheet, Truesemi Semiconductor does not warrant or assume any legal liability or responsibility for the accuracy, completeness of any product or technology disclosed hereunder.

No license, express or implied, by estoppels or otherwise, to any intellectual property rights is granted by this document or by any conduct of Truesemi Semiconductor.

The products shown herein are not designed for use in medical, life-saving, or life-sustaining applications unless. Customers using or selling Truesemi Semiconductor products not expressly indicated for use in such applications do so entirely at their own risk and agree to fully indemnify Truesemi Semiconductor for any damages arising or resulting from such use or sale.

Truesemi Semiconductor disclaims any and all liability arising out of the use or application of any product described herein or of any information provided herein to the maximum extent permitted by law. The product specifications do not expand or otherwise modify Truesemi Semiconductor terms and conditions of purchase, including but not limited to the warranty expressed therein, which apply to these products.

Truesemi Semiconductor. strives to supply high-quality high-reliability products. However, any and all semiconductor products fail with some probability. It is possible that these probabilistic failures could give rise to accidents or events that could endanger human lives that could give rise to smoke or fire, or that could cause damage to other property. When designing equipment, adopt safety measures so that these kinds of accidents or events cannot occur. Such measures include but are not limited to protective circuits and error prevention circuits for safe design, redundant design, and structural design.

In the event that any or all Truesemi Semiconductor products(including technical data, services) described or contained herein are controlled under any of applicable local export control laws and regulations, such products must not be exported without obtaining the export license from the authorities concerned in accordance with the above law.

Information (including circuit diagrams and circuit parameters) herein is for example only; it is not guaranteed for volume production. Truesemi Semiconductor believes information herein is accurate and reliable, but no guarantees are made or implied regarding its use or any infringements of intellectual property rights or other rights of third parties.